Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Xilinx SPI driver |
| 4 | * |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 5 | * Supports 8 bit SPI transfers only, with or w/o FIFO |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 6 | * |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 7 | * Based on bfin_spi.c, by way of altera_spi.c |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 8 | * Copyright (c) 2015 Jagan Teki <jteki@openedev.com> |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 9 | * Copyright (c) 2012 Stephan Linz <linz@li-pro.net> |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 10 | * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca> |
| 11 | * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw> |
| 12 | * Copyright (c) 2005-2008 Analog Devices Inc. |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 13 | */ |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 14 | |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 15 | #include <config.h> |
| 16 | #include <common.h> |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 17 | #include <dm.h> |
| 18 | #include <errno.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 19 | #include <log.h> |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 20 | #include <malloc.h> |
| 21 | #include <spi.h> |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 22 | #include <spi-mem.h> |
Jagan Teki | 5f24d12 | 2015-06-27 00:51:37 +0530 | [diff] [blame] | 23 | #include <asm/io.h> |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 24 | #include <wait_bit.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 25 | #include <linux/bitops.h> |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 26 | |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 27 | /* |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 28 | * [0]: http://www.xilinx.com/support/documentation |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 29 | * |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 30 | * Xilinx SPI Register Definitions |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 31 | * [1]: [0]/ip_documentation/xps_spi.pdf |
| 32 | * page 8, Register Descriptions |
| 33 | * [2]: [0]/ip_documentation/axi_spi_ds742.pdf |
| 34 | * page 7, Register Overview Table |
| 35 | */ |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 36 | |
| 37 | /* SPI Control Register (spicr), [1] p9, [2] p8 */ |
Jagan Teki | 5ea392d | 2015-10-23 01:39:31 +0530 | [diff] [blame] | 38 | #define SPICR_LSB_FIRST BIT(9) |
| 39 | #define SPICR_MASTER_INHIBIT BIT(8) |
| 40 | #define SPICR_MANUAL_SS BIT(7) |
| 41 | #define SPICR_RXFIFO_RESEST BIT(6) |
| 42 | #define SPICR_TXFIFO_RESEST BIT(5) |
| 43 | #define SPICR_CPHA BIT(4) |
| 44 | #define SPICR_CPOL BIT(3) |
| 45 | #define SPICR_MASTER_MODE BIT(2) |
| 46 | #define SPICR_SPE BIT(1) |
| 47 | #define SPICR_LOOP BIT(0) |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 48 | |
| 49 | /* SPI Status Register (spisr), [1] p11, [2] p10 */ |
Jagan Teki | 5ea392d | 2015-10-23 01:39:31 +0530 | [diff] [blame] | 50 | #define SPISR_SLAVE_MODE_SELECT BIT(5) |
| 51 | #define SPISR_MODF BIT(4) |
| 52 | #define SPISR_TX_FULL BIT(3) |
| 53 | #define SPISR_TX_EMPTY BIT(2) |
| 54 | #define SPISR_RX_FULL BIT(1) |
| 55 | #define SPISR_RX_EMPTY BIT(0) |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 56 | |
| 57 | /* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */ |
Jagan Teki | d243630 | 2015-10-23 01:03:44 +0530 | [diff] [blame] | 58 | #define SPIDTR_8BIT_MASK GENMASK(7, 0) |
| 59 | #define SPIDTR_16BIT_MASK GENMASK(15, 0) |
| 60 | #define SPIDTR_32BIT_MASK GENMASK(31, 0) |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 61 | |
| 62 | /* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */ |
Jagan Teki | d243630 | 2015-10-23 01:03:44 +0530 | [diff] [blame] | 63 | #define SPIDRR_8BIT_MASK GENMASK(7, 0) |
| 64 | #define SPIDRR_16BIT_MASK GENMASK(15, 0) |
| 65 | #define SPIDRR_32BIT_MASK GENMASK(31, 0) |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 66 | |
| 67 | /* SPI Slave Select Register (spissr), [1] p13, [2] p13 */ |
| 68 | #define SPISSR_MASK(cs) (1 << (cs)) |
| 69 | #define SPISSR_ACT(cs) ~SPISSR_MASK(cs) |
| 70 | #define SPISSR_OFF ~0UL |
| 71 | |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 72 | /* SPI Software Reset Register (ssr) */ |
| 73 | #define SPISSR_RESET_VALUE 0x0a |
| 74 | |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 75 | #define XILSPI_MAX_XFER_BITS 8 |
| 76 | #define XILSPI_SPICR_DFLT_ON (SPICR_MANUAL_SS | SPICR_MASTER_MODE | \ |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 77 | SPICR_SPE | SPICR_MASTER_INHIBIT) |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 78 | #define XILSPI_SPICR_DFLT_OFF (SPICR_MASTER_INHIBIT | SPICR_MANUAL_SS) |
| 79 | |
Ashok Reddy Soma | f44bd3b | 2020-05-18 01:11:00 -0600 | [diff] [blame] | 80 | #define XILINX_SPI_IDLE_VAL GENMASK(7, 0) |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 81 | |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 82 | #define XILINX_SPISR_TIMEOUT 10000 /* in milliseconds */ |
| 83 | |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 84 | /* xilinx spi register set */ |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 85 | struct xilinx_spi_regs { |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 86 | u32 __space0__[7]; |
| 87 | u32 dgier; /* Device Global Interrupt Enable Register (DGIER) */ |
| 88 | u32 ipisr; /* IP Interrupt Status Register (IPISR) */ |
| 89 | u32 __space1__; |
| 90 | u32 ipier; /* IP Interrupt Enable Register (IPIER) */ |
| 91 | u32 __space2__[5]; |
| 92 | u32 srr; /* Softare Reset Register (SRR) */ |
| 93 | u32 __space3__[7]; |
| 94 | u32 spicr; /* SPI Control Register (SPICR) */ |
| 95 | u32 spisr; /* SPI Status Register (SPISR) */ |
| 96 | u32 spidtr; /* SPI Data Transmit Register (SPIDTR) */ |
| 97 | u32 spidrr; /* SPI Data Receive Register (SPIDRR) */ |
| 98 | u32 spissr; /* SPI Slave Select Register (SPISSR) */ |
| 99 | u32 spitfor; /* SPI Transmit FIFO Occupancy Register (SPITFOR) */ |
| 100 | u32 spirfor; /* SPI Receive FIFO Occupancy Register (SPIRFOR) */ |
| 101 | }; |
| 102 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 103 | /* xilinx spi priv */ |
| 104 | struct xilinx_spi_priv { |
| 105 | struct xilinx_spi_regs *regs; |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 106 | unsigned int freq; |
| 107 | unsigned int mode; |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 108 | unsigned int fifo_depth; |
Vipul Kumar | 83ce646 | 2018-06-30 08:15:19 +0530 | [diff] [blame] | 109 | u8 startup; |
Jagan Teki | f93542a | 2015-06-27 00:51:26 +0530 | [diff] [blame] | 110 | }; |
| 111 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 112 | static int xilinx_spi_probe(struct udevice *bus) |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 113 | { |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 114 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
Jiajie Chen | 4fffbc1 | 2023-02-27 23:09:39 +0800 | [diff] [blame] | 115 | struct xilinx_spi_regs *regs; |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 116 | |
Johan Jonker | a12a73b | 2023-03-13 01:32:04 +0100 | [diff] [blame] | 117 | regs = priv->regs = dev_read_addr_ptr(bus); |
Vipul Kumar | 6e9d9fc | 2018-06-30 08:15:20 +0530 | [diff] [blame] | 118 | priv->fifo_depth = dev_read_u32_default(bus, "fifo-size", 0); |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 119 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 120 | writel(SPISSR_RESET_VALUE, ®s->srr); |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 121 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 122 | /* |
| 123 | * Reset RX & TX FIFO |
| 124 | * Enable Manual Slave Select Assertion, |
| 125 | * Set SPI controller into master mode, and enable it |
| 126 | */ |
| 127 | writel(SPICR_RXFIFO_RESEST | SPICR_TXFIFO_RESEST | |
| 128 | SPICR_MANUAL_SS | SPICR_MASTER_MODE | SPICR_SPE, |
| 129 | ®s->spicr); |
| 130 | |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 131 | return 0; |
| 132 | } |
| 133 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 134 | static void spi_cs_activate(struct udevice *dev, uint cs) |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 135 | { |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 136 | struct udevice *bus = dev_get_parent(dev); |
| 137 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 138 | struct xilinx_spi_regs *regs = priv->regs; |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 139 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 140 | writel(SPISSR_ACT(cs), ®s->spissr); |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 141 | } |
| 142 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 143 | static void spi_cs_deactivate(struct udevice *dev) |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 144 | { |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 145 | struct udevice *bus = dev_get_parent(dev); |
| 146 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 147 | struct xilinx_spi_regs *regs = priv->regs; |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 148 | u32 reg; |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 149 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 150 | reg = readl(®s->spicr) | SPICR_RXFIFO_RESEST | SPICR_TXFIFO_RESEST; |
| 151 | writel(reg, ®s->spicr); |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 152 | writel(SPISSR_OFF, ®s->spissr); |
| 153 | } |
| 154 | |
| 155 | static int xilinx_spi_claim_bus(struct udevice *dev) |
| 156 | { |
| 157 | struct udevice *bus = dev_get_parent(dev); |
| 158 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 159 | struct xilinx_spi_regs *regs = priv->regs; |
| 160 | |
| 161 | writel(SPISSR_OFF, ®s->spissr); |
| 162 | writel(XILSPI_SPICR_DFLT_ON, ®s->spicr); |
| 163 | |
| 164 | return 0; |
| 165 | } |
| 166 | |
| 167 | static int xilinx_spi_release_bus(struct udevice *dev) |
| 168 | { |
| 169 | struct udevice *bus = dev_get_parent(dev); |
| 170 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 171 | struct xilinx_spi_regs *regs = priv->regs; |
| 172 | |
| 173 | writel(SPISSR_OFF, ®s->spissr); |
| 174 | writel(XILSPI_SPICR_DFLT_OFF, ®s->spicr); |
| 175 | |
| 176 | return 0; |
| 177 | } |
| 178 | |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 179 | static u32 xilinx_spi_fill_txfifo(struct udevice *bus, const u8 *txp, |
| 180 | u32 txbytes) |
| 181 | { |
| 182 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 183 | struct xilinx_spi_regs *regs = priv->regs; |
| 184 | unsigned char d; |
| 185 | u32 i = 0; |
| 186 | |
| 187 | while (txbytes && !(readl(®s->spisr) & SPISR_TX_FULL) && |
| 188 | i < priv->fifo_depth) { |
Ashok Reddy Soma | f44bd3b | 2020-05-18 01:11:00 -0600 | [diff] [blame] | 189 | d = txp ? *txp++ : XILINX_SPI_IDLE_VAL; |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 190 | debug("spi_xfer: tx:%x ", d); |
| 191 | /* write out and wait for processing (receive data) */ |
| 192 | writel(d & SPIDTR_8BIT_MASK, ®s->spidtr); |
| 193 | txbytes--; |
| 194 | i++; |
| 195 | } |
| 196 | |
| 197 | return i; |
| 198 | } |
| 199 | |
| 200 | static u32 xilinx_spi_read_rxfifo(struct udevice *bus, u8 *rxp, u32 rxbytes) |
| 201 | { |
| 202 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 203 | struct xilinx_spi_regs *regs = priv->regs; |
| 204 | unsigned char d; |
| 205 | unsigned int i = 0; |
| 206 | |
| 207 | while (rxbytes && !(readl(®s->spisr) & SPISR_RX_EMPTY)) { |
| 208 | d = readl(®s->spidrr) & SPIDRR_8BIT_MASK; |
| 209 | if (rxp) |
| 210 | *rxp++ = d; |
| 211 | debug("spi_xfer: rx:%x\n", d); |
| 212 | rxbytes--; |
| 213 | i++; |
| 214 | } |
| 215 | debug("Rx_done\n"); |
| 216 | |
| 217 | return i; |
| 218 | } |
| 219 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 220 | static int start_transfer(struct spi_slave *spi, const void *dout, void *din, u32 len) |
Vipul Kumar | 83ce646 | 2018-06-30 08:15:19 +0530 | [diff] [blame] | 221 | { |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 222 | struct udevice *bus = spi->dev->parent; |
Vipul Kumar | 83ce646 | 2018-06-30 08:15:19 +0530 | [diff] [blame] | 223 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 224 | struct xilinx_spi_regs *regs = priv->regs; |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 225 | u32 count, txbytes, rxbytes; |
| 226 | int reg, ret; |
| 227 | const unsigned char *txp = (const unsigned char *)dout; |
| 228 | unsigned char *rxp = (unsigned char *)din; |
Vipul Kumar | 83ce646 | 2018-06-30 08:15:19 +0530 | [diff] [blame] | 229 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 230 | txbytes = len; |
| 231 | rxbytes = len; |
| 232 | while (txbytes || rxbytes) { |
| 233 | /* Disable master transaction */ |
| 234 | reg = readl(®s->spicr) | SPICR_MASTER_INHIBIT; |
Vipul Kumar | 83ce646 | 2018-06-30 08:15:19 +0530 | [diff] [blame] | 235 | writel(reg, ®s->spicr); |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 236 | count = xilinx_spi_fill_txfifo(bus, txp, txbytes); |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 237 | /* Enable master transaction */ |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 238 | reg = readl(®s->spicr) & ~SPICR_MASTER_INHIBIT; |
| 239 | writel(reg, ®s->spicr); |
| 240 | txbytes -= count; |
| 241 | if (txp) |
| 242 | txp += count; |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 243 | |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 244 | ret = wait_for_bit_le32(®s->spisr, SPISR_TX_EMPTY, true, |
| 245 | XILINX_SPISR_TIMEOUT, false); |
| 246 | if (ret < 0) { |
Jagan Teki | a7b6ef0 | 2015-06-27 00:51:27 +0530 | [diff] [blame] | 247 | printf("XILSPI error: Xfer timeout\n"); |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 248 | return ret; |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 249 | } |
| 250 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 251 | reg = readl(®s->spicr) | SPICR_MASTER_INHIBIT; |
| 252 | writel(reg, ®s->spicr); |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 253 | count = xilinx_spi_read_rxfifo(bus, rxp, rxbytes); |
| 254 | rxbytes -= count; |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 255 | if (rxp) |
Vipul Kumar | 0c0de58 | 2018-06-30 08:15:18 +0530 | [diff] [blame] | 256 | rxp += count; |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 257 | } |
| 258 | |
Stephan Linz | 09aac75 | 2012-07-29 00:25:35 +0200 | [diff] [blame] | 259 | return 0; |
| 260 | } |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 261 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 262 | static void xilinx_spi_startup_block(struct spi_slave *spi) |
| 263 | { |
| 264 | struct dm_spi_slave_plat *slave_plat = |
| 265 | dev_get_parent_plat(spi->dev); |
| 266 | unsigned char txp; |
| 267 | unsigned char rxp[8]; |
| 268 | |
| 269 | /* |
| 270 | * Perform a dummy read as a work around for |
| 271 | * the startup block issue. |
| 272 | */ |
| 273 | spi_cs_activate(spi->dev, slave_plat->cs); |
| 274 | txp = 0x9f; |
| 275 | start_transfer(spi, (void *)&txp, NULL, 1); |
| 276 | |
| 277 | start_transfer(spi, NULL, (void *)rxp, 6); |
| 278 | |
| 279 | spi_cs_deactivate(spi->dev); |
| 280 | } |
| 281 | |
| 282 | static int xilinx_spi_mem_exec_op(struct spi_slave *spi, |
| 283 | const struct spi_mem_op *op) |
| 284 | { |
| 285 | struct dm_spi_slave_plat *slave_plat = |
| 286 | dev_get_parent_plat(spi->dev); |
| 287 | static u32 startup; |
| 288 | u32 dummy_len, ret; |
| 289 | |
| 290 | /* |
| 291 | * This is the work around for the startup block issue in |
| 292 | * the spi controller. SPI clock is passing through STARTUP |
| 293 | * block to FLASH. STARTUP block don't provide clock as soon |
| 294 | * as QSPI provides command. So first command fails. |
| 295 | */ |
| 296 | if (!startup) { |
| 297 | xilinx_spi_startup_block(spi); |
| 298 | startup++; |
| 299 | } |
| 300 | |
| 301 | spi_cs_activate(spi->dev, slave_plat->cs); |
| 302 | |
| 303 | if (op->cmd.opcode) { |
| 304 | ret = start_transfer(spi, (void *)&op->cmd.opcode, NULL, 1); |
| 305 | if (ret) |
| 306 | goto done; |
| 307 | } |
| 308 | if (op->addr.nbytes) { |
| 309 | int i; |
| 310 | u8 addr_buf[4]; |
| 311 | |
| 312 | for (i = 0; i < op->addr.nbytes; i++) |
| 313 | addr_buf[i] = op->addr.val >> |
| 314 | (8 * (op->addr.nbytes - i - 1)); |
| 315 | |
| 316 | ret = start_transfer(spi, (void *)addr_buf, NULL, |
| 317 | op->addr.nbytes); |
| 318 | if (ret) |
| 319 | goto done; |
| 320 | } |
| 321 | if (op->dummy.nbytes) { |
T Karthik Reddy | 557832b | 2022-07-16 12:28:47 +0530 | [diff] [blame] | 322 | dummy_len = (op->dummy.nbytes * op->data.buswidth) / |
| 323 | op->dummy.buswidth; |
| 324 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 325 | ret = start_transfer(spi, NULL, NULL, dummy_len); |
| 326 | if (ret) |
| 327 | goto done; |
| 328 | } |
| 329 | if (op->data.nbytes) { |
| 330 | if (op->data.dir == SPI_MEM_DATA_IN) { |
| 331 | ret = start_transfer(spi, NULL, |
| 332 | op->data.buf.in, op->data.nbytes); |
| 333 | } else { |
| 334 | ret = start_transfer(spi, op->data.buf.out, |
| 335 | NULL, op->data.nbytes); |
| 336 | } |
| 337 | if (ret) |
| 338 | goto done; |
| 339 | } |
| 340 | done: |
| 341 | spi_cs_deactivate(spi->dev); |
| 342 | |
| 343 | return ret; |
| 344 | } |
| 345 | |
T Karthik Reddy | 557832b | 2022-07-16 12:28:47 +0530 | [diff] [blame] | 346 | static int xilinx_qspi_check_buswidth(struct spi_slave *slave, u8 width) |
| 347 | { |
| 348 | u32 mode = slave->mode; |
| 349 | |
| 350 | switch (width) { |
| 351 | case 1: |
| 352 | return 0; |
| 353 | case 2: |
| 354 | if (mode & SPI_RX_DUAL) |
| 355 | return 0; |
| 356 | break; |
| 357 | case 4: |
| 358 | if (mode & SPI_RX_QUAD) |
| 359 | return 0; |
| 360 | break; |
| 361 | } |
| 362 | |
| 363 | return -EOPNOTSUPP; |
| 364 | } |
| 365 | |
Algapally Santosh Sagar | 583cebb | 2023-06-14 03:03:54 -0600 | [diff] [blame] | 366 | static bool xilinx_qspi_mem_exec_op(struct spi_slave *slave, |
| 367 | const struct spi_mem_op *op) |
T Karthik Reddy | 557832b | 2022-07-16 12:28:47 +0530 | [diff] [blame] | 368 | { |
| 369 | if (xilinx_qspi_check_buswidth(slave, op->cmd.buswidth)) |
| 370 | return false; |
| 371 | |
| 372 | if (op->addr.nbytes && |
| 373 | xilinx_qspi_check_buswidth(slave, op->addr.buswidth)) |
| 374 | return false; |
| 375 | |
| 376 | if (op->dummy.nbytes && |
| 377 | xilinx_qspi_check_buswidth(slave, op->dummy.buswidth)) |
| 378 | return false; |
| 379 | |
| 380 | if (op->data.dir != SPI_MEM_NO_DATA && |
| 381 | xilinx_qspi_check_buswidth(slave, op->data.buswidth)) |
| 382 | return false; |
| 383 | |
| 384 | return true; |
| 385 | } |
| 386 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 387 | static int xilinx_spi_set_speed(struct udevice *bus, uint speed) |
| 388 | { |
| 389 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 390 | |
| 391 | priv->freq = speed; |
| 392 | |
T Karthik Reddy | d999a7b | 2021-03-17 01:01:50 -0600 | [diff] [blame] | 393 | debug("%s: regs=%p, speed=%d\n", __func__, priv->regs, priv->freq); |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 394 | |
| 395 | return 0; |
| 396 | } |
| 397 | |
| 398 | static int xilinx_spi_set_mode(struct udevice *bus, uint mode) |
| 399 | { |
| 400 | struct xilinx_spi_priv *priv = dev_get_priv(bus); |
| 401 | struct xilinx_spi_regs *regs = priv->regs; |
T Karthik Reddy | d999a7b | 2021-03-17 01:01:50 -0600 | [diff] [blame] | 402 | u32 spicr; |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 403 | |
| 404 | spicr = readl(®s->spicr); |
Jagan Teki | d5f6073 | 2015-09-08 01:26:29 +0530 | [diff] [blame] | 405 | if (mode & SPI_LSB_FIRST) |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 406 | spicr |= SPICR_LSB_FIRST; |
Jagan Teki | d5f6073 | 2015-09-08 01:26:29 +0530 | [diff] [blame] | 407 | if (mode & SPI_CPHA) |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 408 | spicr |= SPICR_CPHA; |
Jagan Teki | d5f6073 | 2015-09-08 01:26:29 +0530 | [diff] [blame] | 409 | if (mode & SPI_CPOL) |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 410 | spicr |= SPICR_CPOL; |
Jagan Teki | d5f6073 | 2015-09-08 01:26:29 +0530 | [diff] [blame] | 411 | if (mode & SPI_LOOP) |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 412 | spicr |= SPICR_LOOP; |
| 413 | |
| 414 | writel(spicr, ®s->spicr); |
| 415 | priv->mode = mode; |
| 416 | |
T Karthik Reddy | d999a7b | 2021-03-17 01:01:50 -0600 | [diff] [blame] | 417 | debug("%s: regs=%p, mode=%d\n", __func__, priv->regs, priv->mode); |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 418 | |
| 419 | return 0; |
| 420 | } |
| 421 | |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 422 | static const struct spi_controller_mem_ops xilinx_spi_mem_ops = { |
| 423 | .exec_op = xilinx_spi_mem_exec_op, |
T Karthik Reddy | 557832b | 2022-07-16 12:28:47 +0530 | [diff] [blame] | 424 | .supports_op = xilinx_qspi_mem_exec_op, |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 425 | }; |
| 426 | |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 427 | static const struct dm_spi_ops xilinx_spi_ops = { |
| 428 | .claim_bus = xilinx_spi_claim_bus, |
| 429 | .release_bus = xilinx_spi_release_bus, |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 430 | .set_speed = xilinx_spi_set_speed, |
| 431 | .set_mode = xilinx_spi_set_mode, |
T Karthik Reddy | f2dd659 | 2022-07-16 12:28:46 +0530 | [diff] [blame] | 432 | .mem_ops = &xilinx_spi_mem_ops, |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 433 | }; |
| 434 | |
| 435 | static const struct udevice_id xilinx_spi_ids[] = { |
Michal Simek | 76de51a | 2015-12-11 12:41:14 +0100 | [diff] [blame] | 436 | { .compatible = "xlnx,xps-spi-2.00.a" }, |
| 437 | { .compatible = "xlnx,xps-spi-2.00.b" }, |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 438 | { } |
| 439 | }; |
| 440 | |
| 441 | U_BOOT_DRIVER(xilinx_spi) = { |
| 442 | .name = "xilinx_spi", |
| 443 | .id = UCLASS_SPI, |
| 444 | .of_match = xilinx_spi_ids, |
| 445 | .ops = &xilinx_spi_ops, |
Simon Glass | 41575d8 | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 446 | .priv_auto = sizeof(struct xilinx_spi_priv), |
Jagan Teki | 9505c36 | 2015-06-29 13:15:18 +0530 | [diff] [blame] | 447 | .probe = xilinx_spi_probe, |
| 448 | }; |