blob: eee582bb0f7434d00519b9bc34132071a9b37bc1 [file] [log] [blame]
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01001/*
2 * (C) Copyright 2014
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#include <common.h>
9#include <hwconfig.h>
10#include <i2c.h>
11#include <spi.h>
12#include <libfdt.h>
13#include <fdt_support.h>
14#include <pci.h>
15#include <mpc83xx.h>
16#include <fsl_esdhc.h>
17#include <asm/io.h>
18#include <asm/fsl_serdes.h>
19#include <asm/fsl_mpc83xx_serdes.h>
20
21#include "mpc8308.h"
22
23#include <gdsys_fpga.h>
24
25#include "../common/adv7611.h"
26#include "../common/ch7301.h"
Dirk Eibache9cb21d2016-03-16 09:20:11 +010027#include "../common/dp501.h"
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010028#include "../common/ioep-fpga.h"
29#include "../common/mclink.h"
30#include "../common/osd.h"
31#include "../common/phy.h"
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +010032#include "../common/fanctrl.h"
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010033
34#include <pca953x.h>
35#include <pca9698.h>
36
37#include <miiphy.h>
38
39DECLARE_GLOBAL_DATA_PTR;
40
41#define MAX_MUX_CHANNELS 2
42
43enum {
44 MCFPGA_DONE = 1 << 0,
45 MCFPGA_INIT_N = 1 << 1,
46 MCFPGA_PROGRAM_N = 1 << 2,
47 MCFPGA_UPDATE_ENABLE_N = 1 << 3,
48 MCFPGA_RESET_N = 1 << 4,
49};
50
51enum {
52 GPIO_MDC = 1 << 14,
53 GPIO_MDIO = 1 << 15,
54};
55
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010056unsigned int mclink_fpgacount;
57struct ihs_fpga *fpga_ptr[] = CONFIG_SYS_FPGA_PTR;
58
59struct {
60 u8 bus;
61 u8 addr;
62} strider_fans[] = CONFIG_STRIDER_FANS;
63
64int fpga_set_reg(u32 fpga, u16 *reg, off_t regoff, u16 data)
65{
66 int res;
67
68 switch (fpga) {
69 case 0:
70 out_le16(reg, data);
71 break;
72 default:
73 res = mclink_send(fpga - 1, regoff, data);
74 if (res < 0) {
75 printf("mclink_send reg %02lx data %04x returned %d\n",
76 regoff, data, res);
77 return res;
78 }
79 break;
80 }
81
82 return 0;
83}
84
85int fpga_get_reg(u32 fpga, u16 *reg, off_t regoff, u16 *data)
86{
87 int res;
88
89 switch (fpga) {
90 case 0:
91 *data = in_le16(reg);
92 break;
93 default:
94 if (fpga > mclink_fpgacount)
95 return -EINVAL;
96 res = mclink_receive(fpga - 1, regoff, data);
97 if (res < 0) {
98 printf("mclink_receive reg %02lx returned %d\n",
99 regoff, res);
100 return res;
101 }
102 }
103
104 return 0;
105}
106
107int checkboard(void)
108{
109 char *s = getenv("serial#");
110 bool hw_type_cat = pca9698_get_value(0x20, 18);
111
112 puts("Board: ");
113
114 printf("Strider %s", hw_type_cat ? "CAT" : "Fiber");
115
116 if (s != NULL) {
117 puts(", serial# ");
118 puts(s);
119 }
120
121 puts("\n");
122
123 return 0;
124}
125
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100126int last_stage_init(void)
127{
128 int slaves;
129 unsigned int k;
130 unsigned int mux_ch;
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100131 unsigned char mclink_controllers_dvi[] = { 0x3c, 0x3d, 0x3e };
132#ifdef CONFIG_STRIDER_CPU
133 unsigned char mclink_controllers_dp[] = { 0x24, 0x25, 0x26 };
134#endif
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100135 bool hw_type_cat = pca9698_get_value(0x20, 18);
136 bool ch0_sgmii2_present = false;
137
138 /* Turn on Analog Devices ADV7611 */
139 pca9698_direction_output(0x20, 8, 0);
140
141 /* Turn on Parade DP501 */
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100142 pca9698_direction_output(0x20, 10, 1);
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100143
144 ch0_sgmii2_present = !pca9698_get_value(0x20, 37);
145
146 /* wait for FPGA done, then reset FPGA */
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100147 for (k = 0; k < ARRAY_SIZE(mclink_controllers_dvi); ++k) {
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100148 unsigned int ctr = 0;
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100149 unsigned char *mclink_controllers = mclink_controllers_dvi;
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100150
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100151#ifdef CONFIG_STRIDER_CPU
152 if (i2c_probe(mclink_controllers[k])) {
153 mclink_controllers = mclink_controllers_dp;
154 if (i2c_probe(mclink_controllers[k]))
155 continue;
156 }
157#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100158 if (i2c_probe(mclink_controllers[k]))
159 continue;
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100160#endif
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100161 while (!(pca953x_get_val(mclink_controllers[k])
162 & MCFPGA_DONE)) {
163 udelay(100000);
164 if (ctr++ > 5) {
165 printf("no done for mclink_controller %d\n", k);
166 break;
167 }
168 }
169
170 pca953x_set_dir(mclink_controllers[k], MCFPGA_RESET_N, 0);
171 pca953x_set_val(mclink_controllers[k], MCFPGA_RESET_N, 0);
172 udelay(10);
173 pca953x_set_val(mclink_controllers[k], MCFPGA_RESET_N,
174 MCFPGA_RESET_N);
175 }
176
177 if (hw_type_cat) {
178 miiphy_register(bb_miiphy_buses[0].name, bb_miiphy_read,
179 bb_miiphy_write);
180 for (mux_ch = 0; mux_ch < MAX_MUX_CHANNELS; ++mux_ch) {
181 if ((mux_ch == 1) && !ch0_sgmii2_present)
182 continue;
183
184 setup_88e1514(bb_miiphy_buses[0].name, mux_ch);
185 }
186 }
187
188 /* give slave-PLLs and Parade DP501 some time to be up and running */
189 udelay(500000);
190
191 mclink_fpgacount = CONFIG_SYS_MCLINK_MAX;
192 slaves = mclink_probe();
193 mclink_fpgacount = 0;
194
195 ioep_fpga_print_info(0);
196
197 if (!adv7611_probe(0))
198 printf(" Advantiv ADV7611 HDMI Receiver\n");
199
200#ifdef CONFIG_STRIDER_CON
201 if (ioep_fpga_has_osd(0))
202 osd_probe(0);
203#endif
204
205#ifdef CONFIG_STRIDER_CPU
206 ch7301_probe(0, false);
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100207 dp501_probe(0, false);
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100208#endif
209
210 if (slaves <= 0)
211 return 0;
212
213 mclink_fpgacount = slaves;
214
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100215#ifdef CONFIG_STRIDER_CPU
216 /* get ADV7611 out of reset, power up DP501, give some time to wakeup */
217 for (k = 1; k <= slaves; ++k)
218 FPGA_SET_REG(k, extended_control, 0x10); /* enable video */
219
220 udelay(500000);
221#endif
222
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100223 for (k = 1; k <= slaves; ++k) {
224 ioep_fpga_print_info(k);
225#ifdef CONFIG_STRIDER_CON
226 if (ioep_fpga_has_osd(k))
227 osd_probe(k);
228#endif
229#ifdef CONFIG_STRIDER_CPU
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100230 if (!adv7611_probe(k))
231 printf(" Advantiv ADV7611 HDMI Receiver\n");
232 ch7301_probe(k, false);
Dirk Eibache9cb21d2016-03-16 09:20:11 +0100233 dp501_probe(k, false);
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100234#endif
235 if (hw_type_cat) {
236 miiphy_register(bb_miiphy_buses[k].name,
237 bb_miiphy_read, bb_miiphy_write);
238 setup_88e1514(bb_miiphy_buses[k].name, 0);
239 }
240 }
241
242 for (k = 0; k < ARRAY_SIZE(strider_fans); ++k) {
243 i2c_set_bus_num(strider_fans[k].bus);
244 init_fan_controller(strider_fans[k].addr);
245 }
246
247 return 0;
248}
249
250/*
251 * provide access to fpga gpios (for I2C bitbang)
252 * (these may look all too simple but make iocon.h much more readable)
253 */
254void fpga_gpio_set(unsigned int bus, int pin)
255{
256 FPGA_SET_REG(bus, gpio.set, pin);
257}
258
259void fpga_gpio_clear(unsigned int bus, int pin)
260{
261 FPGA_SET_REG(bus, gpio.clear, pin);
262}
263
264int fpga_gpio_get(unsigned int bus, int pin)
265{
266 u16 val;
267
268 FPGA_GET_REG(bus, gpio.read, &val);
269
270 return val & pin;
271}
272
273void mpc8308_init(void)
274{
275 pca9698_direction_output(0x20, 26, 1);
276}
277
278void mpc8308_set_fpga_reset(unsigned state)
279{
280 pca9698_set_value(0x20, 26, state ? 0 : 1);
281}
282
283void mpc8308_setup_hw(void)
284{
285 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
286
287 /*
288 * set "startup-finished"-gpios
289 */
290 setbits_be32(&immr->gpio[0].dir, (1 << (31-11)) | (1 << (31-12)));
291 setbits_be32(&immr->gpio[0].dat, 1 << (31-12));
292}
293
294int mpc8308_get_fpga_done(unsigned fpga)
295{
296 return pca9698_get_value(0x20, 20);
297}
298
299#ifdef CONFIG_FSL_ESDHC
300int board_mmc_init(bd_t *bd)
301{
302 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
303 sysconf83xx_t *sysconf = &immr->sysconf;
304
305 /* Enable cache snooping in eSDHC system configuration register */
306 out_be32(&sysconf->sdhccr, 0x02000000);
307
308 return fsl_esdhc_mmc_init(bd);
309}
310#endif
311
312static struct pci_region pcie_regions_0[] = {
313 {
314 .bus_start = CONFIG_SYS_PCIE1_MEM_BASE,
315 .phys_start = CONFIG_SYS_PCIE1_MEM_PHYS,
316 .size = CONFIG_SYS_PCIE1_MEM_SIZE,
317 .flags = PCI_REGION_MEM,
318 },
319 {
320 .bus_start = CONFIG_SYS_PCIE1_IO_BASE,
321 .phys_start = CONFIG_SYS_PCIE1_IO_PHYS,
322 .size = CONFIG_SYS_PCIE1_IO_SIZE,
323 .flags = PCI_REGION_IO,
324 },
325};
326
327void pci_init_board(void)
328{
329 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
330 sysconf83xx_t *sysconf = &immr->sysconf;
331 law83xx_t *pcie_law = sysconf->pcielaw;
332 struct pci_region *pcie_reg[] = { pcie_regions_0 };
333
334 fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_PEX,
335 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
336
337 /* Deassert the resets in the control register */
338 out_be32(&sysconf->pecr1, 0xE0008000);
339 udelay(2000);
340
341 /* Configure PCI Express Local Access Windows */
342 out_be32(&pcie_law[0].bar, CONFIG_SYS_PCIE1_BASE & LAWBAR_BAR);
343 out_be32(&pcie_law[0].ar, LBLAWAR_EN | LBLAWAR_512MB);
344
345 mpc83xx_pcie_init(1, pcie_reg);
346}
347
348ulong board_flash_get_legacy(ulong base, int banknum, flash_info_t *info)
349{
350 info->portwidth = FLASH_CFI_16BIT;
351 info->chipwidth = FLASH_CFI_BY16;
352 info->interface = FLASH_CFI_X16;
353 return 1;
354}
355
356#if defined(CONFIG_OF_BOARD_SETUP)
357int ft_board_setup(void *blob, bd_t *bd)
358{
359 ft_cpu_setup(blob, bd);
360 fdt_fixup_dr_usb(blob, bd);
361 fdt_fixup_esdhc(blob, bd);
362
363 return 0;
364}
365#endif
366
367/*
368 * FPGA MII bitbang implementation
369 */
370
371struct fpga_mii {
372 unsigned fpga;
373 int mdio;
374} fpga_mii[] = {
375 { 0, 1},
376 { 1, 1},
377 { 2, 1},
378 { 3, 1},
379};
380
381static int mii_dummy_init(struct bb_miiphy_bus *bus)
382{
383 return 0;
384}
385
386static int mii_mdio_active(struct bb_miiphy_bus *bus)
387{
388 struct fpga_mii *fpga_mii = bus->priv;
389
390 if (fpga_mii->mdio)
391 FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDIO);
392 else
393 FPGA_SET_REG(fpga_mii->fpga, gpio.clear, GPIO_MDIO);
394
395 return 0;
396}
397
398static int mii_mdio_tristate(struct bb_miiphy_bus *bus)
399{
400 struct fpga_mii *fpga_mii = bus->priv;
401
402 FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDIO);
403
404 return 0;
405}
406
407static int mii_set_mdio(struct bb_miiphy_bus *bus, int v)
408{
409 struct fpga_mii *fpga_mii = bus->priv;
410
411 if (v)
412 FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDIO);
413 else
414 FPGA_SET_REG(fpga_mii->fpga, gpio.clear, GPIO_MDIO);
415
416 fpga_mii->mdio = v;
417
418 return 0;
419}
420
421static int mii_get_mdio(struct bb_miiphy_bus *bus, int *v)
422{
423 u16 gpio;
424 struct fpga_mii *fpga_mii = bus->priv;
425
426 FPGA_GET_REG(fpga_mii->fpga, gpio.read, &gpio);
427
428 *v = ((gpio & GPIO_MDIO) != 0);
429
430 return 0;
431}
432
433static int mii_set_mdc(struct bb_miiphy_bus *bus, int v)
434{
435 struct fpga_mii *fpga_mii = bus->priv;
436
437 if (v)
438 FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDC);
439 else
440 FPGA_SET_REG(fpga_mii->fpga, gpio.clear, GPIO_MDC);
441
442 return 0;
443}
444
445static int mii_delay(struct bb_miiphy_bus *bus)
446{
447 udelay(1);
448
449 return 0;
450}
451
452struct bb_miiphy_bus bb_miiphy_buses[] = {
453 {
454 .name = "board0",
455 .init = mii_dummy_init,
456 .mdio_active = mii_mdio_active,
457 .mdio_tristate = mii_mdio_tristate,
458 .set_mdio = mii_set_mdio,
459 .get_mdio = mii_get_mdio,
460 .set_mdc = mii_set_mdc,
461 .delay = mii_delay,
462 .priv = &fpga_mii[0],
463 },
464 {
465 .name = "board1",
466 .init = mii_dummy_init,
467 .mdio_active = mii_mdio_active,
468 .mdio_tristate = mii_mdio_tristate,
469 .set_mdio = mii_set_mdio,
470 .get_mdio = mii_get_mdio,
471 .set_mdc = mii_set_mdc,
472 .delay = mii_delay,
473 .priv = &fpga_mii[1],
474 },
475 {
476 .name = "board2",
477 .init = mii_dummy_init,
478 .mdio_active = mii_mdio_active,
479 .mdio_tristate = mii_mdio_tristate,
480 .set_mdio = mii_set_mdio,
481 .get_mdio = mii_get_mdio,
482 .set_mdc = mii_set_mdc,
483 .delay = mii_delay,
484 .priv = &fpga_mii[2],
485 },
486 {
487 .name = "board3",
488 .init = mii_dummy_init,
489 .mdio_active = mii_mdio_active,
490 .mdio_tristate = mii_mdio_tristate,
491 .set_mdio = mii_set_mdio,
492 .get_mdio = mii_get_mdio,
493 .set_mdc = mii_set_mdc,
494 .delay = mii_delay,
495 .priv = &fpga_mii[3],
496 },
497};
498
499int bb_miiphy_buses_num = sizeof(bb_miiphy_buses) /
500 sizeof(bb_miiphy_buses[0]);