blob: d93a99109f814c12e497f451f4bee7aa55346855 [file] [log] [blame]
wdenkaffae2b2002-08-17 09:36:01 +00001/*
2 * MPC8260 FCC Fast Ethernet
3 *
4 * Copyright (c) 2000 MontaVista Software, Inc. Dan Malek (dmalek@jlc.net)
5 *
6 * (C) Copyright 2000 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
wdenkaffae2b2002-08-17 09:36:01 +000010 */
11
12/*
13 * MPC8260 FCC Fast Ethernet
14 * Basic ET HW initialization and packet RX/TX routines
15 *
16 * This code will not perform the IO port configuration. This should be
17 * done in the iop_conf_t structure specific for the board.
18 *
19 * TODO:
20 * add a PHY driver to do the negotiation
21 * reflect negotiation results in FPSMR
22 * look for ways to configure the board specific stuff elsewhere, eg.
23 * config_xxx.h or the board directory
24 */
25
26#include <common.h>
wdenkaacf9a42003-01-17 16:27:01 +000027#include <malloc.h>
wdenkaffae2b2002-08-17 09:36:01 +000028#include <asm/cpm_8260.h>
29#include <mpc8260.h>
wdenkaffae2b2002-08-17 09:36:01 +000030#include <command.h>
31#include <config.h>
wdenkaacf9a42003-01-17 16:27:01 +000032#include <net.h>
wdenkaffae2b2002-08-17 09:36:01 +000033
Jon Loeliger44312832007-07-09 19:06:00 -050034#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marian Balakowicz63ff0042005-10-28 22:30:33 +020035#include <miiphy.h>
36#endif
37
Wolfgang Denkd87080b2006-03-31 18:32:53 +020038DECLARE_GLOBAL_DATA_PTR;
39
Mike Frysingere2a53452011-10-02 10:01:27 +000040#if defined(CONFIG_ETHER_ON_FCC) && defined(CONFIG_CMD_NET)
wdenkaffae2b2002-08-17 09:36:01 +000041
wdenkaacf9a42003-01-17 16:27:01 +000042static struct ether_fcc_info_s
43{
44 int ether_index;
45 int proff_enet;
46 ulong cpm_cr_enet_sblock;
47 ulong cpm_cr_enet_page;
48 ulong cmxfcr_mask;
49 ulong cmxfcr_value;
50}
51 ether_fcc_info[] =
52{
53#ifdef CONFIG_ETHER_ON_FCC1
54{
55 0,
56 PROFF_FCC1,
57 CPM_CR_FCC1_SBLOCK,
58 CPM_CR_FCC1_PAGE,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059 CONFIG_SYS_CMXFCR_MASK1,
60 CONFIG_SYS_CMXFCR_VALUE1
wdenkaacf9a42003-01-17 16:27:01 +000061},
wdenkaffae2b2002-08-17 09:36:01 +000062#endif
wdenkaacf9a42003-01-17 16:27:01 +000063
64#ifdef CONFIG_ETHER_ON_FCC2
65{
66 1,
67 PROFF_FCC2,
68 CPM_CR_FCC2_SBLOCK,
69 CPM_CR_FCC2_PAGE,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070 CONFIG_SYS_CMXFCR_MASK2,
71 CONFIG_SYS_CMXFCR_VALUE2
wdenkaacf9a42003-01-17 16:27:01 +000072},
73#endif
74
75#ifdef CONFIG_ETHER_ON_FCC3
76{
77 2,
78 PROFF_FCC3,
79 CPM_CR_FCC3_SBLOCK,
80 CPM_CR_FCC3_PAGE,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081 CONFIG_SYS_CMXFCR_MASK3,
82 CONFIG_SYS_CMXFCR_VALUE3
wdenkaacf9a42003-01-17 16:27:01 +000083},
84#endif
85};
86
wdenkaffae2b2002-08-17 09:36:01 +000087/*---------------------------------------------------------------------*/
88
89/* Maximum input DMA size. Must be a should(?) be a multiple of 4. */
90#define PKT_MAXDMA_SIZE 1520
91
92/* The FCC stores dest/src/type, data, and checksum for receive packets. */
93#define PKT_MAXBUF_SIZE 1518
94#define PKT_MINBUF_SIZE 64
95
96/* Maximum input buffer size. Must be a multiple of 32. */
97#define PKT_MAXBLR_SIZE 1536
98
99#define TOUT_LOOP 1000000
100
101#define TX_BUF_CNT 2
102#ifdef __GNUC__
103static char txbuf[TX_BUF_CNT][PKT_MAXBLR_SIZE] __attribute__ ((aligned(8)));
104#else
105#error "txbuf must be 64-bit aligned"
106#endif
107
108static uint rxIdx; /* index of the current RX buffer */
109static uint txIdx; /* index of the current TX buffer */
110
111/*
112 * FCC Ethernet Tx and Rx buffer descriptors.
113 * Provide for Double Buffering
114 * Note: PKTBUFSRX is defined in net.h
115 */
116
117typedef volatile struct rtxbd {
118 cbd_t rxbd[PKTBUFSRX];
119 cbd_t txbd[TX_BUF_CNT];
120} RTXBD;
121
122/* Good news: the FCC supports external BDs! */
123#ifdef __GNUC__
124static RTXBD rtx __attribute__ ((aligned(8)));
125#else
126#error "rtx must be 64-bit aligned"
127#endif
128
Joe Hershberger888fc612012-05-22 07:56:11 +0000129static int fec_send(struct eth_device *dev, void *packet, int length)
wdenkaffae2b2002-08-17 09:36:01 +0000130{
131 int i;
132 int result = 0;
133
134 if (length <= 0) {
135 printf("fec: bad packet size: %d\n", length);
136 goto out;
137 }
138
139 for(i=0; rtx.txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
140 if (i >= TOUT_LOOP) {
wdenk4b9206e2004-03-23 22:14:11 +0000141 puts ("fec: tx buffer not ready\n");
wdenkaffae2b2002-08-17 09:36:01 +0000142 goto out;
143 }
144 }
145
146 rtx.txbd[txIdx].cbd_bufaddr = (uint)packet;
147 rtx.txbd[txIdx].cbd_datlen = length;
148 rtx.txbd[txIdx].cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_LAST |
149 BD_ENET_TX_WRAP);
150
151 for(i=0; rtx.txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
152 if (i >= TOUT_LOOP) {
wdenk4b9206e2004-03-23 22:14:11 +0000153 puts ("fec: tx error\n");
wdenkaffae2b2002-08-17 09:36:01 +0000154 goto out;
155 }
156 }
157
158#ifdef ET_DEBUG
159 printf("cycles: %d status: %04x\n", i, rtx.txbd[txIdx].cbd_sc);
160#endif
161
162 /* return only status bits */
163 result = rtx.txbd[txIdx].cbd_sc & BD_ENET_TX_STATS;
164
165out:
166 return result;
167}
168
wdenkaacf9a42003-01-17 16:27:01 +0000169static int fec_recv(struct eth_device* dev)
wdenkaffae2b2002-08-17 09:36:01 +0000170{
171 int length;
172
173 for (;;)
174 {
175 if (rtx.rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
176 length = -1;
177 break; /* nothing received - leave for() loop */
178 }
179 length = rtx.rxbd[rxIdx].cbd_datlen;
180
181 if (rtx.rxbd[rxIdx].cbd_sc & 0x003f) {
182 printf("fec: rx error %04x\n", rtx.rxbd[rxIdx].cbd_sc);
183 }
184 else {
185 /* Pass the packet up to the protocol layers. */
186 NetReceive(NetRxPackets[rxIdx], length - 4);
187 }
188
189
190 /* Give the buffer back to the FCC. */
191 rtx.rxbd[rxIdx].cbd_datlen = 0;
192
193 /* wrap around buffer index when necessary */
194 if ((rxIdx + 1) >= PKTBUFSRX) {
195 rtx.rxbd[PKTBUFSRX - 1].cbd_sc = (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
196 rxIdx = 0;
197 }
198 else {
199 rtx.rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
200 rxIdx++;
201 }
202 }
203 return length;
204}
205
206
wdenkaacf9a42003-01-17 16:27:01 +0000207static int fec_init(struct eth_device* dev, bd_t *bis)
wdenkaffae2b2002-08-17 09:36:01 +0000208{
wdenkaacf9a42003-01-17 16:27:01 +0000209 struct ether_fcc_info_s * info = dev->priv;
wdenkaffae2b2002-08-17 09:36:01 +0000210 int i;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenkaffae2b2002-08-17 09:36:01 +0000212 volatile cpm8260_t *cp = &(immr->im_cpm);
213 fcc_enet_t *pram_ptr;
214 unsigned long mem_addr;
215
216#if 0
217 mii_discover_phy();
218#endif
219
220 /* 28.9 - (1-2): ioports have been set up already */
221
222 /* 28.9 - (3): connect FCC's tx and rx clocks */
223 immr->im_cpmux.cmx_uar = 0;
wdenkaacf9a42003-01-17 16:27:01 +0000224 immr->im_cpmux.cmx_fcr = (immr->im_cpmux.cmx_fcr & ~info->cmxfcr_mask) |
wdenk42d1f032003-10-15 23:53:47 +0000225 info->cmxfcr_value;
wdenkaffae2b2002-08-17 09:36:01 +0000226
227 /* 28.9 - (4): GFMR: disable tx/rx, CCITT CRC, Mode Ethernet */
wdenkaacf9a42003-01-17 16:27:01 +0000228 immr->im_fcc[info->ether_index].fcc_gfmr =
wdenkaffae2b2002-08-17 09:36:01 +0000229 FCC_GFMR_MODE_ENET | FCC_GFMR_TCRC_32;
230
231 /* 28.9 - (5): FPSMR: enable full duplex, select CCITT CRC for Ethernet */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232 immr->im_fcc[info->ether_index].fcc_fpsmr = CONFIG_SYS_FCC_PSMR | FCC_PSMR_ENCRC;
wdenkaffae2b2002-08-17 09:36:01 +0000233
234 /* 28.9 - (6): FDSR: Ethernet Syn */
wdenkaacf9a42003-01-17 16:27:01 +0000235 immr->im_fcc[info->ether_index].fcc_fdsr = 0xD555;
wdenkaffae2b2002-08-17 09:36:01 +0000236
237 /* reset indeces to current rx/tx bd (see eth_send()/eth_rx()) */
238 rxIdx = 0;
239 txIdx = 0;
240
241 /* Setup Receiver Buffer Descriptors */
242 for (i = 0; i < PKTBUFSRX; i++)
243 {
244 rtx.rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
245 rtx.rxbd[i].cbd_datlen = 0;
246 rtx.rxbd[i].cbd_bufaddr = (uint)NetRxPackets[i];
247 }
248 rtx.rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
249
250 /* Setup Ethernet Transmitter Buffer Descriptors */
251 for (i = 0; i < TX_BUF_CNT; i++)
252 {
253 rtx.txbd[i].cbd_sc = (BD_ENET_TX_PAD | BD_ENET_TX_LAST | BD_ENET_TX_TC);
254 rtx.txbd[i].cbd_datlen = 0;
255 rtx.txbd[i].cbd_bufaddr = (uint)&txbuf[i][0];
256 }
257 rtx.txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
258
259 /* 28.9 - (7): initialise parameter ram */
wdenkaacf9a42003-01-17 16:27:01 +0000260 pram_ptr = (fcc_enet_t *)&(immr->im_dprambase[info->proff_enet]);
wdenkaffae2b2002-08-17 09:36:01 +0000261
262 /* clear whole structure to make sure all reserved fields are zero */
263 memset((void*)pram_ptr, 0, sizeof(fcc_enet_t));
264
265 /*
266 * common Parameter RAM area
267 *
268 * Allocate space in the reserved FCC area of DPRAM for the
269 * internal buffers. No one uses this space (yet), so we
270 * can do this. Later, we will add resource management for
271 * this area.
272 */
wdenkaacf9a42003-01-17 16:27:01 +0000273 mem_addr = CPM_FCC_SPECIAL_BASE + ((info->ether_index) * 64);
wdenkaffae2b2002-08-17 09:36:01 +0000274 pram_ptr->fen_genfcc.fcc_riptr = mem_addr;
275 pram_ptr->fen_genfcc.fcc_tiptr = mem_addr+32;
276 /*
277 * Set maximum bytes per receive buffer.
278 * It must be a multiple of 32.
279 */
280 pram_ptr->fen_genfcc.fcc_mrblr = PKT_MAXBLR_SIZE;
281 pram_ptr->fen_genfcc.fcc_rstate = (CPMFCR_GBL | CPMFCR_EB |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282 CONFIG_SYS_CPMFCR_RAMTYPE) << 24;
wdenkaffae2b2002-08-17 09:36:01 +0000283 pram_ptr->fen_genfcc.fcc_rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
284 pram_ptr->fen_genfcc.fcc_tstate = (CPMFCR_GBL | CPMFCR_EB |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285 CONFIG_SYS_CPMFCR_RAMTYPE) << 24;
wdenkaffae2b2002-08-17 09:36:01 +0000286 pram_ptr->fen_genfcc.fcc_tbase = (unsigned int)(&rtx.txbd[txIdx]);
287
288 /* protocol-specific area */
289 pram_ptr->fen_cmask = 0xdebb20e3; /* CRC mask */
290 pram_ptr->fen_cpres = 0xffffffff; /* CRC preset */
291 pram_ptr->fen_retlim = 15; /* Retry limit threshold */
292 pram_ptr->fen_mflr = PKT_MAXBUF_SIZE; /* maximum frame length register */
293 /*
294 * Set Ethernet station address.
295 *
296 * This is supplied in the board information structure, so we
297 * copy that into the controller.
298 * So, far we have only been given one Ethernet address. We make
299 * it unique by setting a few bits in the upper byte of the
300 * non-static part of the address.
301 */
wdenkaacf9a42003-01-17 16:27:01 +0000302#define ea eth_get_dev()->enetaddr
wdenkaffae2b2002-08-17 09:36:01 +0000303 pram_ptr->fen_paddrh = (ea[5] << 8) + ea[4];
304 pram_ptr->fen_paddrm = (ea[3] << 8) + ea[2];
305 pram_ptr->fen_paddrl = (ea[1] << 8) + ea[0];
306#undef ea
307 pram_ptr->fen_minflr = PKT_MINBUF_SIZE; /* minimum frame length register */
308 /* pad pointer. use tiptr since we don't need a specific padding char */
309 pram_ptr->fen_padptr = pram_ptr->fen_genfcc.fcc_tiptr;
310 pram_ptr->fen_maxd1 = PKT_MAXDMA_SIZE; /* maximum DMA1 length */
311 pram_ptr->fen_maxd2 = PKT_MAXDMA_SIZE; /* maximum DMA2 length */
312 pram_ptr->fen_rfthr = 1;
313 pram_ptr->fen_rfcnt = 1;
314#if 0
315 printf("pram_ptr->fen_genfcc.fcc_rbase %08lx\n",
316 pram_ptr->fen_genfcc.fcc_rbase);
317 printf("pram_ptr->fen_genfcc.fcc_tbase %08lx\n",
318 pram_ptr->fen_genfcc.fcc_tbase);
319#endif
320
321 /* 28.9 - (8): clear out events in FCCE */
wdenkaacf9a42003-01-17 16:27:01 +0000322 immr->im_fcc[info->ether_index].fcc_fcce = ~0x0;
wdenkaffae2b2002-08-17 09:36:01 +0000323
324 /* 28.9 - (9): FCCM: mask all events */
wdenkaacf9a42003-01-17 16:27:01 +0000325 immr->im_fcc[info->ether_index].fcc_fccm = 0;
wdenkaffae2b2002-08-17 09:36:01 +0000326
327 /* 28.9 - (10-12): we don't use ethernet interrupts */
328
329 /* 28.9 - (13)
330 *
331 * Let's re-initialize the channel now. We have to do it later
332 * than the manual describes because we have just now finished
333 * the BD initialization.
334 */
wdenkaacf9a42003-01-17 16:27:01 +0000335 cp->cp_cpcr = mk_cr_cmd(info->cpm_cr_enet_page,
336 info->cpm_cr_enet_sblock,
wdenkaffae2b2002-08-17 09:36:01 +0000337 0x0c,
338 CPM_CR_INIT_TRX) | CPM_CR_FLG;
339 do {
340 __asm__ __volatile__ ("eieio");
341 } while (cp->cp_cpcr & CPM_CR_FLG);
342
343 /* 28.9 - (14): enable tx/rx in gfmr */
wdenkaacf9a42003-01-17 16:27:01 +0000344 immr->im_fcc[info->ether_index].fcc_gfmr |= FCC_GFMR_ENT | FCC_GFMR_ENR;
wdenkaffae2b2002-08-17 09:36:01 +0000345
346 return 1;
347}
348
wdenkaacf9a42003-01-17 16:27:01 +0000349static void fec_halt(struct eth_device* dev)
wdenkaffae2b2002-08-17 09:36:01 +0000350{
wdenkaacf9a42003-01-17 16:27:01 +0000351 struct ether_fcc_info_s * info = dev->priv;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenkaffae2b2002-08-17 09:36:01 +0000353
354 /* write GFMR: disable tx/rx */
wdenkaacf9a42003-01-17 16:27:01 +0000355 immr->im_fcc[info->ether_index].fcc_gfmr &=
wdenkaffae2b2002-08-17 09:36:01 +0000356 ~(FCC_GFMR_ENT | FCC_GFMR_ENR);
357}
358
wdenkaacf9a42003-01-17 16:27:01 +0000359int fec_initialize(bd_t *bis)
360{
361 struct eth_device* dev;
362 int i;
363
364 for (i = 0; i < sizeof(ether_fcc_info) / sizeof(ether_fcc_info[0]); i++)
365 {
366 dev = (struct eth_device*) malloc(sizeof *dev);
367 memset(dev, 0, sizeof *dev);
368
Heiko Schocher48690d82010-07-20 17:45:02 +0200369 sprintf(dev->name, "FCC%d",
wdenk42d1f032003-10-15 23:53:47 +0000370 ether_fcc_info[i].ether_index + 1);
wdenkaacf9a42003-01-17 16:27:01 +0000371 dev->priv = &ether_fcc_info[i];
372 dev->init = fec_init;
373 dev->halt = fec_halt;
374 dev->send = fec_send;
375 dev->recv = fec_recv;
376
377 eth_register(dev);
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200378
Jon Loeliger44312832007-07-09 19:06:00 -0500379#if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) \
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200380 && defined(CONFIG_BITBANGMII)
381 miiphy_register(dev->name,
382 bb_miiphy_read, bb_miiphy_write);
383#endif
wdenkaacf9a42003-01-17 16:27:01 +0000384 }
385
386 return 1;
387}
388
wdenk6dd652f2003-06-19 23:40:20 +0000389#ifdef CONFIG_ETHER_LOOPBACK_TEST
390
391#define ELBT_BUFSZ 1024 /* must be multiple of 32 */
392
393#define ELBT_CRCSZ 4
394
395#define ELBT_NRXBD 4 /* must be at least 2 */
396#define ELBT_NTXBD 4
397
398#define ELBT_MAXRXERR 32
399#define ELBT_MAXTXERR 32
400
401#define ELBT_CLSWAIT 1000 /* msec to wait for further input frames */
402
403typedef
404 struct {
405 uint off;
406 char *lab;
407 }
408elbt_prdesc;
409
410typedef
411 struct {
412 uint _l, _f, m, bc, mc, lg, no, sh, cr, ov, cl;
413 uint badsrc, badtyp, badlen, badbit;
414 }
415elbt_rxeacc;
416
417static elbt_prdesc rxeacc_descs[] = {
418 { offsetof(elbt_rxeacc, _l), "Not Last in Frame" },
419 { offsetof(elbt_rxeacc, _f), "Not First in Frame" },
420 { offsetof(elbt_rxeacc, m), "Address Miss" },
421 { offsetof(elbt_rxeacc, bc), "Broadcast Address" },
422 { offsetof(elbt_rxeacc, mc), "Multicast Address" },
423 { offsetof(elbt_rxeacc, lg), "Frame Length Violation"},
424 { offsetof(elbt_rxeacc, no), "Non-Octet Alignment" },
425 { offsetof(elbt_rxeacc, sh), "Short Frame" },
426 { offsetof(elbt_rxeacc, cr), "CRC Error" },
427 { offsetof(elbt_rxeacc, ov), "Overrun" },
428 { offsetof(elbt_rxeacc, cl), "Collision" },
429 { offsetof(elbt_rxeacc, badsrc), "Bad Src Address" },
430 { offsetof(elbt_rxeacc, badtyp), "Bad Frame Type" },
431 { offsetof(elbt_rxeacc, badlen), "Bad Frame Length" },
432 { offsetof(elbt_rxeacc, badbit), "Data Compare Errors" },
433};
434static int rxeacc_ndesc = sizeof (rxeacc_descs) / sizeof (rxeacc_descs[0]);
435
436typedef
437 struct {
438 uint def, hb, lc, rl, rc, un, csl;
439 }
440elbt_txeacc;
441
442static elbt_prdesc txeacc_descs[] = {
443 { offsetof(elbt_txeacc, def), "Defer Indication" },
444 { offsetof(elbt_txeacc, hb), "Heartbeat" },
445 { offsetof(elbt_txeacc, lc), "Late Collision" },
446 { offsetof(elbt_txeacc, rl), "Retransmission Limit" },
447 { offsetof(elbt_txeacc, rc), "Retry Count" },
448 { offsetof(elbt_txeacc, un), "Underrun" },
449 { offsetof(elbt_txeacc, csl), "Carrier Sense Lost" },
450};
451static int txeacc_ndesc = sizeof (txeacc_descs) / sizeof (txeacc_descs[0]);
452
453typedef
454 struct {
455 uchar rxbufs[ELBT_NRXBD][ELBT_BUFSZ];
456 uchar txbufs[ELBT_NTXBD][ELBT_BUFSZ];
457 cbd_t rxbd[ELBT_NRXBD];
458 cbd_t txbd[ELBT_NTXBD];
459 enum { Idle, Running, Closing, Closed } state;
460 int proff, page, sblock;
461 uint clstime, nsent, ntxerr, nrcvd, nrxerr;
462 ushort rxerrs[ELBT_MAXRXERR], txerrs[ELBT_MAXTXERR];
463 elbt_rxeacc rxeacc;
464 elbt_txeacc txeacc;
465 } __attribute__ ((aligned(8)))
466elbt_chan;
467
468static uchar patbytes[ELBT_NTXBD] = {
469 0xff, 0xaa, 0x55, 0x00
470};
471static uint patwords[ELBT_NTXBD] = {
472 0xffffffff, 0xaaaaaaaa, 0x55555555, 0x00000000
473};
474
475#ifdef __GNUC__
476static elbt_chan elbt_chans[3] __attribute__ ((aligned(8)));
477#else
478#error "elbt_chans must be 64-bit aligned"
479#endif
480
481#define CPM_CR_GRACEFUL_STOP_TX ((ushort)0x0005)
482
483static elbt_prdesc epram_descs[] = {
484 { offsetof(fcc_enet_t, fen_crcec), "CRC Errors" },
485 { offsetof(fcc_enet_t, fen_alec), "Alignment Errors" },
486 { offsetof(fcc_enet_t, fen_disfc), "Discarded Frames" },
487 { offsetof(fcc_enet_t, fen_octc), "Octets" },
488 { offsetof(fcc_enet_t, fen_colc), "Collisions" },
489 { offsetof(fcc_enet_t, fen_broc), "Broadcast Frames" },
490 { offsetof(fcc_enet_t, fen_mulc), "Multicast Frames" },
491 { offsetof(fcc_enet_t, fen_uspc), "Undersize Frames" },
492 { offsetof(fcc_enet_t, fen_frgc), "Fragments" },
493 { offsetof(fcc_enet_t, fen_ospc), "Oversize Frames" },
494 { offsetof(fcc_enet_t, fen_jbrc), "Jabbers" },
495 { offsetof(fcc_enet_t, fen_p64c), "64 Octet Frames" },
496 { offsetof(fcc_enet_t, fen_p65c), "65-127 Octet Frames" },
497 { offsetof(fcc_enet_t, fen_p128c), "128-255 Octet Frames" },
498 { offsetof(fcc_enet_t, fen_p256c), "256-511 Octet Frames" },
499 { offsetof(fcc_enet_t, fen_p512c), "512-1023 Octet Frames" },
500 { offsetof(fcc_enet_t, fen_p1024c), "1024-1518 Octet Frames"},
501};
502static int epram_ndesc = sizeof (epram_descs) / sizeof (epram_descs[0]);
503
504/*
505 * given an elbt_prdesc array and an array of base addresses, print
506 * each prdesc down the screen with the values fetched from each
507 * base address across the screen
508 */
509static void
510print_desc (elbt_prdesc descs[], int ndesc, uchar *bases[], int nbase)
511{
512 elbt_prdesc *dp = descs, *edp = dp + ndesc;
513 int i;
514
515 printf ("%32s", "");
516
517 for (i = 0; i < nbase; i++)
518 printf (" Channel %d", i);
519
wdenk4b9206e2004-03-23 22:14:11 +0000520 putc ('\n');
wdenk6dd652f2003-06-19 23:40:20 +0000521
522 while (dp < edp) {
523
524 printf ("%-32s", dp->lab);
525
526 for (i = 0; i < nbase; i++) {
527 uint val = *(uint *)(bases[i] + dp->off);
528
529 printf (" %10u", val);
530 }
531
wdenk4b9206e2004-03-23 22:14:11 +0000532 putc ('\n');
wdenk6dd652f2003-06-19 23:40:20 +0000533
534 dp++;
535 }
536}
537
538/*
539 * return number of bits that are set in a value; value contains
540 * nbits (right-justified) bits.
541 */
542static uint __inline__
543nbs (uint value, uint nbits)
544{
545 uint cnt = 0;
546#if 1
547 uint pos = sizeof (uint) * 8;
548
549 __asm__ __volatile__ ("\
550 mtctr %2\n\
5511: rlwnm. %2,%1,%4,31,31\n\
552 beq 2f\n\
553 addi %0,%0,1\n\
5542: subi %4,%4,1\n\
555 bdnz 1b"
556 : "=r"(cnt)
557 : "r"(value), "r"(nbits), "r"(cnt), "r"(pos)
558 : "ctr", "cc" );
559#else
560 uint mask = 1;
561
562 do {
563 if (value & mask)
564 cnt++;
565 mask <<= 1;
566 } while (--nbits);
567#endif
568
569 return (cnt);
570}
571
572static ulong
573badbits (uchar *bp, int n, ulong pat)
574{
575 ulong *lp, cnt = 0;
576 int nl;
577
578 while (n > 0 && ((ulong)bp & (sizeof (ulong) - 1)) != 0) {
579 uchar diff;
580
581 diff = *bp++ ^ (uchar)pat;
582
583 if (diff)
584 cnt += nbs ((ulong)diff, 8);
585
586 n--;
587 }
588
589 lp = (ulong *)bp;
590 nl = n / sizeof (ulong);
591 n -= nl * sizeof (ulong);
592
593 while (nl > 0) {
594 ulong diff;
595
596 diff = *lp++ ^ pat;
597
598 if (diff)
599 cnt += nbs (diff, 32);
600
601 nl--;
602 }
603
604 bp = (uchar *)lp;
605
606 while (n > 0) {
607 uchar diff;
608
609 diff = *bp++ ^ (uchar)pat;
610
611 if (diff)
612 cnt += nbs ((ulong)diff, 8);
613
614 n--;
615 }
616
617 return (cnt);
618}
619
620static inline unsigned short
621swap16 (unsigned short x)
622{
623 return (((x & 0xff) << 8) | ((x & 0xff00) >> 8));
624}
625
Wolfgang Denk6dfa4342005-08-03 23:03:54 +0200626/* broadcast is not an error - we send them like that */
627#define BD_ENET_RX_ERRS (BD_ENET_RX_STATS & ~BD_ENET_RX_BC)
628
wdenk6dd652f2003-06-19 23:40:20 +0000629void
630eth_loopback_test (void)
631{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200632 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
wdenk6dd652f2003-06-19 23:40:20 +0000633 volatile cpm8260_t *cp = &(immr->im_cpm);
634 int c, nclosed;
635 ulong runtime, nmsec;
636 uchar *bases[3];
637
638 puts ("FCC Ethernet External loopback test\n");
639
Mike Frysinger6bacfa62009-02-11 19:18:41 -0500640 eth_getenv_enetaddr("ethaddr", NetOurEther);
wdenk6dd652f2003-06-19 23:40:20 +0000641
642 /*
643 * global initialisations for all FCC channels
644 */
645
646 /* 28.9 - (1-2): ioports have been set up already */
647
648#if defined(CONFIG_HYMOD)
649 /*
650 * Attention: this is board-specific
wdenk42d1f032003-10-15 23:53:47 +0000651 * 0, FCC1
652 * 1, FCC2
653 * 2, FCC3
654 */
wdenk65bd0e22003-09-18 10:45:21 +0000655# define FCC_START_LOOP 0
656# define FCC_END_LOOP 2
657
658 /*
659 * Attention: this is board-specific
wdenk6dd652f2003-06-19 23:40:20 +0000660 * - FCC1 Rx-CLK is CLK10
661 * - FCC1 Tx-CLK is CLK11
662 * - FCC2 Rx-CLK is CLK13
663 * - FCC2 Tx-CLK is CLK14
664 * - FCC3 Rx-CLK is CLK15
665 * - FCC3 Tx-CLK is CLK16
666 */
667
668 /* 28.9 - (3): connect FCC's tx and rx clocks */
669 immr->im_cpmux.cmx_uar = 0;
670 immr->im_cpmux.cmx_fcr = CMXFCR_RF1CS_CLK10|CMXFCR_TF1CS_CLK11|\
671 CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14|\
672 CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16;
Paul Gortmakerb30d41c2011-09-17 13:47:47 +0000673#elif defined(CONFIG_SACSng)
wdenk65bd0e22003-09-18 10:45:21 +0000674 /*
675 * Attention: this is board-specific
wdenk42d1f032003-10-15 23:53:47 +0000676 * 1, FCC2
677 */
wdenk65bd0e22003-09-18 10:45:21 +0000678# define FCC_START_LOOP 1
679# define FCC_END_LOOP 1
680
681 /*
682 * Attention: this is board-specific
683 * - FCC2 Rx-CLK is CLK13
684 * - FCC2 Tx-CLK is CLK14
685 */
686
687 /* 28.9 - (3): connect FCC's tx and rx clocks */
688 immr->im_cpmux.cmx_uar = 0;
689 immr->im_cpmux.cmx_fcr = CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14;
wdenk6dd652f2003-06-19 23:40:20 +0000690#else
691#error "eth_loopback_test not supported on your board"
692#endif
693
694 puts ("Initialise FCC channels:");
695
wdenk65bd0e22003-09-18 10:45:21 +0000696 for (c = FCC_START_LOOP; c <= FCC_END_LOOP; c++) {
wdenk6dd652f2003-06-19 23:40:20 +0000697 elbt_chan *ecp = &elbt_chans[c];
698 volatile fcc_t *fcp = &immr->im_fcc[c];
699 volatile fcc_enet_t *fpp;
700 int i;
701 ulong addr;
702
703 /*
704 * initialise channel data
705 */
706
707 printf (" %d", c);
708
709 memset ((void *)ecp, 0, sizeof (*ecp));
710
711 ecp->state = Idle;
712
713 switch (c) {
714
715 case 0: /* FCC1 */
716 ecp->proff = PROFF_FCC1;
717 ecp->page = CPM_CR_FCC1_PAGE;
718 ecp->sblock = CPM_CR_FCC1_SBLOCK;
719 break;
720
721 case 1: /* FCC2 */
722 ecp->proff = PROFF_FCC2;
723 ecp->page = CPM_CR_FCC2_PAGE;
724 ecp->sblock = CPM_CR_FCC2_SBLOCK;
725 break;
726
727 case 2: /* FCC3 */
728 ecp->proff = PROFF_FCC3;
729 ecp->page = CPM_CR_FCC3_PAGE;
730 ecp->sblock = CPM_CR_FCC3_SBLOCK;
731 break;
732 }
733
734 /*
735 * set up tx buffers and bds
736 */
737
738 for (i = 0; i < ELBT_NTXBD; i++) {
739 cbd_t *bdp = &ecp->txbd[i];
740 uchar *bp = &ecp->txbufs[i][0];
741
742 bdp->cbd_bufaddr = (uint)bp;
743 /* room for crc */
744 bdp->cbd_datlen = ELBT_BUFSZ - ELBT_CRCSZ;
745 bdp->cbd_sc = BD_ENET_TX_READY | BD_ENET_TX_PAD | \
746 BD_ENET_TX_LAST | BD_ENET_TX_TC;
747
748 memset ((void *)bp, patbytes[i], ELBT_BUFSZ);
749 NetSetEther (bp, NetBcastAddr, 0x8000);
750 }
751 ecp->txbd[ELBT_NTXBD - 1].cbd_sc |= BD_ENET_TX_WRAP;
752
753 /*
754 * set up rx buffers and bds
755 */
756
757 for (i = 0; i < ELBT_NRXBD; i++) {
758 cbd_t *bdp = &ecp->rxbd[i];
759 uchar *bp = &ecp->rxbufs[i][0];
760
761 bdp->cbd_bufaddr = (uint)bp;
762 bdp->cbd_datlen = 0;
763 bdp->cbd_sc = BD_ENET_RX_EMPTY;
764
765 memset ((void *)bp, 0, ELBT_BUFSZ);
766 }
767 ecp->rxbd[ELBT_NRXBD - 1].cbd_sc |= BD_ENET_RX_WRAP;
768
769 /*
770 * set up the FCC channel hardware
771 */
772
773 /* 28.9 - (4): GFMR: disable tx/rx, CCITT CRC, Mode Ethernet */
774 fcp->fcc_gfmr = FCC_GFMR_MODE_ENET | FCC_GFMR_TCRC_32;
775
776 /* 28.9 - (5): FPSMR: fd, enet CRC, Promis, RMON, Rx SHort */
777 fcp->fcc_fpsmr = FCC_PSMR_FDE | FCC_PSMR_LPB | \
778 FCC_PSMR_ENCRC | FCC_PSMR_PRO | \
779 FCC_PSMR_MON | FCC_PSMR_RSH;
780
781 /* 28.9 - (6): FDSR: Ethernet Syn */
782 fcp->fcc_fdsr = 0xD555;
783
784 /* 29.9 - (7): initialise parameter ram */
785 fpp = (fcc_enet_t *)&(immr->im_dprambase[ecp->proff]);
786
787 /* clear whole struct to make sure all resv fields are zero */
788 memset ((void *)fpp, 0, sizeof (fcc_enet_t));
789
790 /*
791 * common Parameter RAM area
792 *
793 * Allocate space in the reserved FCC area of DPRAM for the
794 * internal buffers. No one uses this space (yet), so we
795 * can do this. Later, we will add resource management for
796 * this area.
797 */
798 addr = CPM_FCC_SPECIAL_BASE + (c * 64);
799 fpp->fen_genfcc.fcc_riptr = addr;
800 fpp->fen_genfcc.fcc_tiptr = addr + 32;
801
802 /*
803 * Set maximum bytes per receive buffer.
804 * It must be a multiple of 32.
805 * buffers are in 60x bus memory.
806 */
807 fpp->fen_genfcc.fcc_mrblr = PKT_MAXBLR_SIZE;
808 fpp->fen_genfcc.fcc_rstate = (CPMFCR_GBL | CPMFCR_EB) << 24;
809 fpp->fen_genfcc.fcc_rbase = (unsigned int)(&ecp->rxbd[0]);
810 fpp->fen_genfcc.fcc_tstate = (CPMFCR_GBL | CPMFCR_EB) << 24;
811 fpp->fen_genfcc.fcc_tbase = (unsigned int)(&ecp->txbd[0]);
812
813 /* protocol-specific area */
814 fpp->fen_cmask = 0xdebb20e3; /* CRC mask */
815 fpp->fen_cpres = 0xffffffff; /* CRC preset */
816 fpp->fen_retlim = 15; /* Retry limit threshold */
817 fpp->fen_mflr = PKT_MAXBUF_SIZE;/* max frame length register */
818
819 /*
820 * Set Ethernet station address.
821 *
822 * This is supplied in the board information structure, so we
823 * copy that into the controller.
824 * So, far we have only been given one Ethernet address. We use
825 * the same address for all channels
826 */
Mike Frysinger6bacfa62009-02-11 19:18:41 -0500827#define ea NetOurEther
wdenk6dd652f2003-06-19 23:40:20 +0000828 fpp->fen_paddrh = (ea[5] << 8) + ea[4];
829 fpp->fen_paddrm = (ea[3] << 8) + ea[2];
830 fpp->fen_paddrl = (ea[1] << 8) + ea[0];
831#undef ea
832
833 fpp->fen_minflr = PKT_MINBUF_SIZE; /* min frame len register */
834 /*
835 * pad pointer. use tiptr since we don't need
836 * a specific padding char
837 */
838 fpp->fen_padptr = fpp->fen_genfcc.fcc_tiptr;
839 fpp->fen_maxd1 = PKT_MAXDMA_SIZE; /* max DMA1 length */
840 fpp->fen_maxd2 = PKT_MAXDMA_SIZE; /* max DMA2 length */
841 fpp->fen_rfthr = 1;
842 fpp->fen_rfcnt = 1;
843
844 /* 28.9 - (8): clear out events in FCCE */
845 fcp->fcc_fcce = ~0x0;
846
847 /* 28.9 - (9): FCCM: mask all events */
848 fcp->fcc_fccm = 0;
849
850 /* 28.9 - (10-12): we don't use ethernet interrupts */
851
852 /* 28.9 - (13)
853 *
854 * Let's re-initialize the channel now. We have to do it later
855 * than the manual describes because we have just now finished
856 * the BD initialization.
857 */
858 cp->cp_cpcr = mk_cr_cmd (ecp->page, ecp->sblock, \
859 0x0c, CPM_CR_INIT_TRX) | CPM_CR_FLG;
860 do {
861 __asm__ __volatile__ ("eieio");
862 } while (cp->cp_cpcr & CPM_CR_FLG);
863 }
864
865 puts (" done\nStarting test... (Ctrl-C to Finish)\n");
866
867 /*
868 * Note: don't want serial output from here until the end of the
869 * test - the delays would probably stuff things up.
870 */
871
872 clear_ctrlc ();
873 runtime = get_timer (0);
874
875 do {
876 nclosed = 0;
877
wdenk65bd0e22003-09-18 10:45:21 +0000878 for (c = FCC_START_LOOP; c <= FCC_END_LOOP; c++) {
wdenk6dd652f2003-06-19 23:40:20 +0000879 volatile fcc_t *fcp = &immr->im_fcc[c];
880 elbt_chan *ecp = &elbt_chans[c];
881 int i;
882
883 switch (ecp->state) {
884
885 case Idle:
886 /*
887 * set the channel Running ...
888 */
889
890 /* 28.9 - (14): enable tx/rx in gfmr */
891 fcp->fcc_gfmr |= FCC_GFMR_ENT | FCC_GFMR_ENR;
892
893 ecp->state = Running;
894 break;
895
896 case Running:
897 /*
898 * (while Running only) check for
899 * termination of the test
900 */
901
902 (void)ctrlc ();
903
904 if (had_ctrlc ()) {
905 /*
906 * initiate a "graceful stop transmit"
907 * on the channel
908 */
909 cp->cp_cpcr = mk_cr_cmd (ecp->page, \
910 ecp->sblock, 0x0c, \
911 CPM_CR_GRACEFUL_STOP_TX) | \
912 CPM_CR_FLG;
913 do {
914 __asm__ __volatile__ ("eieio");
915 } while (cp->cp_cpcr & CPM_CR_FLG);
916
917 ecp->clstime = get_timer (0);
918 ecp->state = Closing;
919 }
920 /* fall through ... */
921
922 case Closing:
923 /*
924 * (while Running or Closing) poll the channel:
925 * - check for any non-READY tx buffers and
926 * make them ready
927 * - check for any non-EMPTY rx buffers and
928 * check that they were received correctly,
929 * adjust counters etc, then make empty
930 */
931
932 for (i = 0; i < ELBT_NTXBD; i++) {
933 cbd_t *bdp = &ecp->txbd[i];
934 ushort sc = bdp->cbd_sc;
935
936 if ((sc & BD_ENET_TX_READY) != 0)
937 continue;
938
939 /*
940 * this frame has finished
941 * transmitting
942 */
943 ecp->nsent++;
944
945 if (sc & BD_ENET_TX_STATS) {
946 ulong n;
947
948 /*
949 * we had an error on
950 * the transmission
951 */
952 n = ecp->ntxerr++;
953 if (n < ELBT_MAXTXERR)
954 ecp->txerrs[n] = sc;
955
956 if (sc & BD_ENET_TX_DEF)
957 ecp->txeacc.def++;
958 if (sc & BD_ENET_TX_HB)
959 ecp->txeacc.hb++;
960 if (sc & BD_ENET_TX_LC)
961 ecp->txeacc.lc++;
962 if (sc & BD_ENET_TX_RL)
963 ecp->txeacc.rl++;
964 if (sc & BD_ENET_TX_RCMASK)
965 ecp->txeacc.rc++;
966 if (sc & BD_ENET_TX_UN)
967 ecp->txeacc.un++;
968 if (sc & BD_ENET_TX_CSL)
969 ecp->txeacc.csl++;
970
971 bdp->cbd_sc &= \
972 ~BD_ENET_TX_STATS;
973 }
974
975 if (ecp->state == Closing)
976 ecp->clstime = get_timer (0);
977
978 /* make it ready again */
979 bdp->cbd_sc |= BD_ENET_TX_READY;
980 }
981
982 for (i = 0; i < ELBT_NRXBD; i++) {
983 cbd_t *bdp = &ecp->rxbd[i];
984 ushort sc = bdp->cbd_sc, mask;
985
986 if ((sc & BD_ENET_RX_EMPTY) != 0)
987 continue;
988
989 /* we have a new frame in this buffer */
990 ecp->nrcvd++;
991
992 mask = BD_ENET_RX_LAST|BD_ENET_RX_FIRST;
993 if ((sc & mask) != mask) {
994 /* somethings wrong here ... */
995 if (!(sc & BD_ENET_RX_LAST))
996 ecp->rxeacc._l++;
997 if (!(sc & BD_ENET_RX_FIRST))
998 ecp->rxeacc._f++;
999 }
1000
Wolfgang Denk6dfa4342005-08-03 23:03:54 +02001001 if (sc & BD_ENET_RX_ERRS) {
wdenk6dd652f2003-06-19 23:40:20 +00001002 ulong n;
1003
1004 /*
1005 * we had some sort of error
1006 * on the frame
1007 */
1008 n = ecp->nrxerr++;
1009 if (n < ELBT_MAXRXERR)
1010 ecp->rxerrs[n] = sc;
1011
1012 if (sc & BD_ENET_RX_MISS)
1013 ecp->rxeacc.m++;
1014 if (sc & BD_ENET_RX_BC)
1015 ecp->rxeacc.bc++;
1016 if (sc & BD_ENET_RX_MC)
1017 ecp->rxeacc.mc++;
1018 if (sc & BD_ENET_RX_LG)
1019 ecp->rxeacc.lg++;
1020 if (sc & BD_ENET_RX_NO)
1021 ecp->rxeacc.no++;
1022 if (sc & BD_ENET_RX_SH)
1023 ecp->rxeacc.sh++;
1024 if (sc & BD_ENET_RX_CR)
1025 ecp->rxeacc.cr++;
1026 if (sc & BD_ENET_RX_OV)
1027 ecp->rxeacc.ov++;
1028 if (sc & BD_ENET_RX_CL)
1029 ecp->rxeacc.cl++;
1030
1031 bdp->cbd_sc &= \
Wolfgang Denk6dfa4342005-08-03 23:03:54 +02001032 ~BD_ENET_RX_ERRS;
wdenk6dd652f2003-06-19 23:40:20 +00001033 }
1034 else {
1035 ushort datlen = bdp->cbd_datlen;
Joe Hershbergercb487f52012-05-23 07:58:06 +00001036 struct ethernet_hdr *ehp;
wdenk6dd652f2003-06-19 23:40:20 +00001037 ushort prot;
1038 int ours, tb, n, nbytes;
1039
Joe Hershbergercb487f52012-05-23 07:58:06 +00001040 ehp = (struct ethernet_hdr *) \
wdenk6dd652f2003-06-19 23:40:20 +00001041 &ecp->rxbufs[i][0];
1042
1043 ours = memcmp (ehp->et_src, \
1044 NetOurEther, 6);
1045
1046 prot = swap16 (ehp->et_protlen);
1047 tb = prot & 0x8000;
1048 n = prot & 0x7fff;
1049
Joe Hershbergercb487f52012-05-23 07:58:06 +00001050 nbytes = ELBT_BUFSZ -
1051 ETHER_HDR_SIZE -
wdenk6dd652f2003-06-19 23:40:20 +00001052 ELBT_CRCSZ;
1053
1054 /* check the frame is correct */
1055 if (datlen != ELBT_BUFSZ)
1056 ecp->rxeacc.badlen++;
1057 else if (!ours)
1058 ecp->rxeacc.badsrc++;
1059 else if (!tb || n >= ELBT_NTXBD)
1060 ecp->rxeacc.badtyp++;
1061 else {
1062 ulong patword = \
1063 patwords[n];
1064 uint nbb;
1065
Joe Hershbergercb487f52012-05-23 07:58:06 +00001066 nbb = badbits(
1067 ((uchar *)&ehp) +
1068 ETHER_HDR_SIZE,
1069 nbytes, patword);
wdenk6dd652f2003-06-19 23:40:20 +00001070
1071 ecp->rxeacc.badbit += \
1072 nbb;
1073 }
1074 }
1075
1076 if (ecp->state == Closing)
1077 ecp->clstime = get_timer (0);
1078
1079 /* make it empty again */
1080 bdp->cbd_sc |= BD_ENET_RX_EMPTY;
1081 }
1082
1083 if (ecp->state != Closing)
1084 break;
1085
1086 /*
1087 * (while Closing) check to see if
1088 * waited long enough
1089 */
1090
1091 if (get_timer (ecp->clstime) >= ELBT_CLSWAIT) {
1092 /* write GFMR: disable tx/rx */
1093 fcp->fcc_gfmr &= \
1094 ~(FCC_GFMR_ENT | FCC_GFMR_ENR);
1095 ecp->state = Closed;
1096 }
1097
1098 break;
1099
1100 case Closed:
1101 nclosed++;
1102 break;
1103 }
1104 }
1105
wdenk65bd0e22003-09-18 10:45:21 +00001106 } while (nclosed < (FCC_END_LOOP - FCC_START_LOOP + 1));
wdenk6dd652f2003-06-19 23:40:20 +00001107
1108 runtime = get_timer (runtime);
1109 if (runtime <= ELBT_CLSWAIT) {
1110 printf ("Whoops! somehow elapsed time (%ld) is wrong (<= %d)\n",
1111 runtime, ELBT_CLSWAIT);
1112 return;
1113 }
1114 nmsec = runtime - ELBT_CLSWAIT;
1115
1116 printf ("Test Finished in %ldms (plus %dms close wait period)!\n\n",
1117 nmsec, ELBT_CLSWAIT);
1118
1119 /*
1120 * now print stats
1121 */
1122
wdenk65bd0e22003-09-18 10:45:21 +00001123 for (c = FCC_START_LOOP; c <= FCC_END_LOOP; c++) {
wdenk6dd652f2003-06-19 23:40:20 +00001124 elbt_chan *ecp = &elbt_chans[c];
1125 uint rxpps, txpps, nerr;
1126
1127 rxpps = (ecp->nrcvd * 1000) / nmsec;
1128 txpps = (ecp->nsent * 1000) / nmsec;
1129
1130 printf ("Channel %d: %d rcvd (%d pps, %d rxerrs), "
1131 "%d sent (%d pps, %d txerrs)\n\n", c,
1132 ecp->nrcvd, rxpps, ecp->nrxerr,
1133 ecp->nsent, txpps, ecp->ntxerr);
1134
1135 if ((nerr = ecp->nrxerr) > 0) {
1136 ulong i;
1137
1138 printf ("\tFirst %d rx errs:", nerr);
1139 for (i = 0; i < nerr; i++)
1140 printf (" %04x", ecp->rxerrs[i]);
wdenk4b9206e2004-03-23 22:14:11 +00001141 putc ('\n');
wdenk6dd652f2003-06-19 23:40:20 +00001142 }
1143
1144 if ((nerr = ecp->ntxerr) > 0) {
1145 ulong i;
1146
1147 printf ("\tFirst %d tx errs:", nerr);
1148 for (i = 0; i < nerr; i++)
1149 printf (" %04x", ecp->txerrs[i]);
wdenk4b9206e2004-03-23 22:14:11 +00001150 putc ('\n');
wdenk6dd652f2003-06-19 23:40:20 +00001151 }
1152 }
1153
1154 puts ("Receive Error Counts:\n");
wdenk65bd0e22003-09-18 10:45:21 +00001155 for (c = FCC_START_LOOP; c <= FCC_END_LOOP; c++)
wdenk6dd652f2003-06-19 23:40:20 +00001156 bases[c] = (uchar *)&elbt_chans[c].rxeacc;
1157 print_desc (rxeacc_descs, rxeacc_ndesc, bases, 3);
1158
1159 puts ("\nTransmit Error Counts:\n");
wdenk65bd0e22003-09-18 10:45:21 +00001160 for (c = FCC_START_LOOP; c <= FCC_END_LOOP; c++)
wdenk6dd652f2003-06-19 23:40:20 +00001161 bases[c] = (uchar *)&elbt_chans[c].txeacc;
1162 print_desc (txeacc_descs, txeacc_ndesc, bases, 3);
1163
1164 puts ("\nRMON(-like) Counters:\n");
wdenk65bd0e22003-09-18 10:45:21 +00001165 for (c = FCC_START_LOOP; c <= FCC_END_LOOP; c++)
wdenk6dd652f2003-06-19 23:40:20 +00001166 bases[c] = (uchar *)&immr->im_dprambase[elbt_chans[c].proff];
1167 print_desc (epram_descs, epram_ndesc, bases, 3);
1168}
1169
1170#endif /* CONFIG_ETHER_LOOPBACK_TEST */
1171
Jon Loeliger068b60a2007-07-10 10:27:39 -05001172#endif