blob: dfb1426751c351d0fa9e40234230d27287850057 [file] [log] [blame]
wdenkcc1c8a12002-11-02 22:58:18 +00001/*
2 * U-Boot configuration for SIXNET SXNI855T CPU board.
3 * This board is based (loosely) on the Motorola FADS board, so this
4 * file is based (loosely) on config_FADS860T.h, see it for additional
5 * credits.
6 *
7 * Copyright (c) 2000-2002 Dave Ellis, SIXNET, dge@sixnetio.com
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
wdenkcc1c8a12002-11-02 22:58:18 +000010 */
11
12/*
13 * Memory map:
14 *
15 * ff100000 -> ff13ffff : FPGA CS1
16 * ff030000 -> ff03ffff : EXPANSION CS7
17 * ff020000 -> ff02ffff : DATA FLASH CS4
18 * ff018000 -> ff01ffff : UART B CS6/UPMB
19 * ff010000 -> ff017fff : UART A CS5/UPMB
20 * ff000000 -> ff00ffff : IMAP internal to the MPC855T
21 * f8000000 -> fbffffff : FLASH CS0 up to 64MB
22 * f4000000 -> f7ffffff : NVSRAM CS2 up to 64MB
23 * 00000000 -> 0fffffff : SDRAM CS3/UPMA up to 256MB
24 */
25
26/* ------------------------------------------------------------------------- */
27
28/*
29 * board/config.h - configuration options, board specific
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/*
36 * High Level Configuration Options
37 * (easy to change)
38 */
39#include <mpc8xx_irq.h>
40
41#define CONFIG_SXNI855T 1 /* SIXNET IPm 855T CPU module */
42
43/* The 855T is just a stripped 860T and needs code for 860, so for now
44 * at least define 860, 860T and 855T
45 */
46#define CONFIG_MPC860 1
47#define CONFIG_MPC860T 1
48#define CONFIG_MPC855T 1
49
Wolfgang Denk2ae18242010-10-06 09:05:45 +020050#define CONFIG_SYS_TEXT_BASE 0xF8000000
51
wdenkcc1c8a12002-11-02 22:58:18 +000052#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
53#undef CONFIG_8xx_CONS_SMC2
54#undef CONFIG_8xx_CONS_SCC1
55#undef CONFIG_8xx_CONS_NONE
56#define CONFIG_BAUDRATE 9600
57#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
58
59#define MPC8XX_FACT 10 /* 50 MHz is 5 MHz in times 10 */
60
61#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
62
63#if 0
64#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
65#else
66#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
67#endif
68
wdenke2ffd592004-12-31 09:32:47 +000069#define CONFIG_HAS_ETH1
70
wdenk506f0442003-03-28 14:40:36 +000071/*-----------------------------------------------------------------------
72 * Definitions for status LED
73 */
74#define CONFIG_STATUS_LED 1 /* Status LED enabled */
75
76# define STATUS_LED_PAR im_ioport.iop_papar
77# define STATUS_LED_DIR im_ioport.iop_padir
78# define STATUS_LED_ODR im_ioport.iop_paodr
79# define STATUS_LED_DAT im_ioport.iop_padat
80
81# define STATUS_LED_BIT 0x8000 /* LED 0 is on PA.0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082# define STATUS_LED_PERIOD ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
wdenk506f0442003-03-28 14:40:36 +000083# define STATUS_LED_STATE STATUS_LED_BLINKING
84
85# define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
86
87# define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
88
89#ifdef DEV /* development (debug) settings */
90#define CONFIG_BOOT_LED_STATE STATUS_LED_OFF
91#else /* production settings */
92#define CONFIG_BOOT_LED_STATE STATUS_LED_ON
93#endif
94
95#define CONFIG_SHOW_BOOT_PROGRESS 1
96
wdenkcc1c8a12002-11-02 22:58:18 +000097#define CONFIG_BOOTCOMMAND "bootm f8040000 f8100000" /* autoboot command */
98#define CONFIG_BOOTARGS "root=/dev/ram ip=off"
99
100#define CONFIG_MISC_INIT_R /* have misc_init_r() function */
101#define CONFIG_BOARD_POSTCLK_INIT /* have board_postclk_init() function */
102
103#undef CONFIG_WATCHDOG /* watchdog disabled */
104
105#define CONFIG_RTC_DS1306 /* Dallas 1306 real time clock */
106
107#define CONFIG_SOFT_I2C /* I2C bit-banged */
108/*
109 * Software (bit-bang) I2C driver configuration
110 */
111#define PB_SCL 0x00000020 /* PB 26 */
112#define PB_SDA 0x00000010 /* PB 27 */
113
114#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
115#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
116#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
117#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
118#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
119 else immr->im_cpm.cp_pbdat &= ~PB_SDA
120#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
121 else immr->im_cpm.cp_pbdat &= ~PB_SCL
122#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124# define CONFIG_SYS_I2C_SPEED 50000
125# define CONFIG_SYS_I2C_SLAVE 0xFE
126# define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel 24C64 */
127# define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
wdenkcc1c8a12002-11-02 22:58:18 +0000128
129#define CONFIG_FEC_ENET 1 /* use FEC ethernet */
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200130#define CONFIG_MII 1
wdenkcc1c8a12002-11-02 22:58:18 +0000131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_DISCOVER_PHY
wdenkcc1c8a12002-11-02 22:58:18 +0000133
wdenkcc1c8a12002-11-02 22:58:18 +0000134
Jon Loeligerfe7f7822007-07-08 15:02:44 -0500135/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500136 * BOOTP options
137 */
138#define CONFIG_BOOTP_BOOTFILESIZE
139#define CONFIG_BOOTP_BOOTPATH
140#define CONFIG_BOOTP_GATEWAY
141#define CONFIG_BOOTP_HOSTNAME
142
143
144/*
Jon Loeligerfe7f7822007-07-08 15:02:44 -0500145 * Command line configuration.
146 */
147#include <config_cmd_default.h>
148
149#define CONFIG_CMD_EEPROM
150#define CONFIG_CMD_JFFS2
Jon Loeligerfe7f7822007-07-08 15:02:44 -0500151#define CONFIG_CMD_DATE
152
wdenkcc1c8a12002-11-02 22:58:18 +0000153/*
154 * Miscellaneous configurable options
155 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_LONGHELP /* undef to save a little memory */
157#define CONFIG_SYS_PROMPT "=>" /* Monitor Command Prompt */
Jon Loeligerfe7f7822007-07-08 15:02:44 -0500158#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkcc1c8a12002-11-02 22:58:18 +0000160#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkcc1c8a12002-11-02 22:58:18 +0000162#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
164#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
165#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkcc1c8a12002-11-02 22:58:18 +0000166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
168#define CONFIG_SYS_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
wdenkcc1c8a12002-11-02 22:58:18 +0000169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_LOAD_ADDR 0x00100000
wdenkcc1c8a12002-11-02 22:58:18 +0000171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkcc1c8a12002-11-02 22:58:18 +0000173
wdenkcc1c8a12002-11-02 22:58:18 +0000174/*
175 * Low Level Configuration Settings
176 * (address mappings, register initial values, etc.)
177 * You should know what you are doing if you make changes here.
178 */
179/*-----------------------------------------------------------------------
180 * Internal Memory Mapped Register
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_IMMR 0xFF000000
183#define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
wdenkcc1c8a12002-11-02 22:58:18 +0000184
185/*-----------------------------------------------------------------------
186 * Definitions for initial stack pointer and data area (in DPRAM)
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200189#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200190#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkcc1c8a12002-11-02 22:58:18 +0000192
193/*-----------------------------------------------------------------------
194 * Start addresses for the final memory configuration
195 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkcc1c8a12002-11-02 22:58:18 +0000197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_SDRAM_BASE 0x00000000
199#define CONFIG_SYS_SRAM_BASE 0xF4000000
200#define CONFIG_SYS_SRAM_SIZE 0x04000000 /* autosize up to 64Mbyte */
wdenkcc1c8a12002-11-02 22:58:18 +0000201
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_BASE 0xF8000000
203#define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
wdenkcc1c8a12002-11-02 22:58:18 +0000204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_DFLASH_BASE 0xff020000 /* DiskOnChip or NAND FLASH */
206#define CONFIG_SYS_DFLASH_SIZE 0x00010000
wdenkcc1c8a12002-11-02 22:58:18 +0000207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_FPGA_BASE 0xFF100000 /* Xilinx FPGA */
209#define CONFIG_SYS_FPGA_PROG 0xFF130000 /* Programming address */
210#define CONFIG_SYS_FPGA_SIZE 0x00040000 /* 256KiB usable */
wdenkcc1c8a12002-11-02 22:58:18 +0000211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
213#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
214#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkcc1c8a12002-11-02 22:58:18 +0000215
216/*
217 * For booting Linux, the board info and command line data
218 * have to be in the first 8 MB of memory, since this is
219 * the maximum mapped by the Linux kernel during initialization.
220 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkcc1c8a12002-11-02 22:58:18 +0000222/*-----------------------------------------------------------------------
223 * FLASH organization
224 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenkcc1c8a12002-11-02 22:58:18 +0000226/* Intel 28F640 has 135, 127 64K sectors in 8MB, + 8 more for 8K boot blocks.
227 * AMD 29LV641 has 128 64K sectors in 8MB
228 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_MAX_FLASH_SECT 135 /* max number of sectors on one chip */
wdenkcc1c8a12002-11-02 22:58:18 +0000230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
232#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkcc1c8a12002-11-02 22:58:18 +0000233
234/*-----------------------------------------------------------------------
235 * Cache Configuration
236 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligerfe7f7822007-07-08 15:02:44 -0500238#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkcc1c8a12002-11-02 22:58:18 +0000240#endif
241
242/*-----------------------------------------------------------------------
243 * SYPCR - System Protection Control 11-9
244 * SYPCR can only be written once after reset!
245 *-----------------------------------------------------------------------
246 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
247 */
248#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkcc1c8a12002-11-02 22:58:18 +0000250 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
251#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenkcc1c8a12002-11-02 22:58:18 +0000253#endif
254
255/*-----------------------------------------------------------------------
256 * SIUMCR - SIU Module Configuration 11-6
257 *-----------------------------------------------------------------------
258 * PCMCIA config., multi-function pin tri-state
259 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkcc1c8a12002-11-02 22:58:18 +0000261
262/*-----------------------------------------------------------------------
263 * TBSCR - Time Base Status and Control 11-26
264 *-----------------------------------------------------------------------
265 * Clear Reference Interrupt Status, Timebase freezing enabled
266 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
wdenkcc1c8a12002-11-02 22:58:18 +0000268
269/*-----------------------------------------------------------------------
270 * PISCR - Periodic Interrupt Status and Control 11-31
271 *-----------------------------------------------------------------------
272 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
273 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkcc1c8a12002-11-02 22:58:18 +0000275
276/*-----------------------------------------------------------------------
277 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
278 *-----------------------------------------------------------------------
279 * set the PLL, the low-power modes and the reset control (15-29)
280 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
wdenkcc1c8a12002-11-02 22:58:18 +0000282 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
283
284/*-----------------------------------------------------------------------
285 * SCCR - System Clock and reset Control Register 15-27
286 *-----------------------------------------------------------------------
287 * Set clock output, timebase and RTC source and divider,
288 * power management and some other internal clocks
289 */
290#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_SCCR (SCCR_TBS|SCCR_COM00|SCCR_DFSYNC00|SCCR_DFBRG00|SCCR_DFNL000|SCCR_DFNH000|SCCR_DFLCD000|SCCR_DFALCD00)
wdenkcc1c8a12002-11-02 22:58:18 +0000292
293 /*-----------------------------------------------------------------------
294 *
295 *-----------------------------------------------------------------------
296 *
297 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_DER 0
wdenkcc1c8a12002-11-02 22:58:18 +0000299
300/* Because of the way the 860 starts up and assigns CS0 the
301 * entire address space, we have to set the memory controller
302 * differently. Normally, you write the option register
303 * first, and then enable the chip select by writing the
304 * base register. For CS0, you must write the base register
305 * first, followed by the option register.
306 */
307
308/*
309 * Init Memory Controller:
310 *
311 **********************************************************
312 * BR0 and OR0 (FLASH)
313 */
314
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_PRELIM_OR0_AM 0xFC000000 /* OR addr mask */
wdenkcc1c8a12002-11-02 22:58:18 +0000316
317/* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
wdenkcc1c8a12002-11-02 22:58:18 +0000319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR0_AM | CONFIG_SYS_OR_TIMING_FLASH)
wdenkcc1c8a12002-11-02 22:58:18 +0000321
322#define CONFIG_FLASH_16BIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V )
324#define CONFIG_SYS_FLASH_PROTECTION /* need to lock/unlock sectors in hardware */
wdenkcc1c8a12002-11-02 22:58:18 +0000325
326/**********************************************************
327 * BR1 and OR1 (FPGA)
328 * These preliminary values are also the final values.
329 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_OR_TIMING_FPGA \
wdenk7a8e9bed2003-05-31 18:35:21 +0000331 (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | OR_SCY_4_CLK | OR_EHTR | OR_TRLX)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FPGA_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
333#define CONFIG_SYS_OR1_PRELIM (((-CONFIG_SYS_FPGA_SIZE) & OR_AM_MSK) | CONFIG_SYS_OR_TIMING_FPGA)
wdenkcc1c8a12002-11-02 22:58:18 +0000334
335/**********************************************************
336 * BR4 and OR4 (data flash)
337 * These preliminary values are also the final values.
338 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_OR_TIMING_DFLASH \
wdenk7a8e9bed2003-05-31 18:35:21 +0000340 (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_2_CLK | OR_EHTR | OR_TRLX)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_DFLASH_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
342#define CONFIG_SYS_OR4_PRELIM (((-CONFIG_SYS_DFLASH_SIZE) & OR_AM_MSK) | CONFIG_SYS_OR_TIMING_DFLASH)
wdenkcc1c8a12002-11-02 22:58:18 +0000343
344/**********************************************************
345 * BR5/6 and OR5/6 (Dual UART)
346 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_DUART_SIZE 0x8000 /* 32K window, only uses 8 bytes */
348#define CONFIG_SYS_DUARTA_BASE 0xff010000
349#define CONFIG_SYS_DUARTB_BASE 0xff018000
wdenkcc1c8a12002-11-02 22:58:18 +0000350
351#define DUART_MBMR 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define DUART_OR_VALUE (ORMASK(CONFIG_SYS_DUART_SIZE) | OR_G5LS| OR_BI)
wdenkcc1c8a12002-11-02 22:58:18 +0000353#define DUART_BR_VALUE (BR_MS_UPMB | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define DUART_BR5_VALUE ((CONFIG_SYS_DUARTA_BASE & BR_BA_MSK ) | DUART_BR_VALUE)
355#define DUART_BR6_VALUE ((CONFIG_SYS_DUARTB_BASE & BR_BA_MSK ) | DUART_BR_VALUE)
wdenkcc1c8a12002-11-02 22:58:18 +0000356
wdenkcc1c8a12002-11-02 22:58:18 +0000357#define CONFIG_RESET_ON_PANIC /* reset if system panic() */
358
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200359#define CONFIG_ENV_IS_IN_FLASH
360#ifdef CONFIG_ENV_IS_IN_FLASH
wdenk7205e402003-09-10 22:30:53 +0000361 /* environment is in FLASH */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200362 #define CONFIG_ENV_ADDR 0xF8040000 /* AM29LV641 or AM29LV800BT */
363 #define CONFIG_ENV_ADDR_REDUND 0xF8050000 /* AM29LV641 or AM29LV800BT */
364 #define CONFIG_ENV_SECT_SIZE 0x00010000
365 #define CONFIG_ENV_SIZE 0x00002000
wdenk7205e402003-09-10 22:30:53 +0000366#else
367 /* environment is in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200368 #define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200369 #define CONFIG_ENV_OFFSET 0 /* at beginning of EEPROM */
370 #define CONFIG_ENV_SIZE 1024 /* Use only a part of it*/
wdenkcc1c8a12002-11-02 22:58:18 +0000371#endif
372
373#if 1
374#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
Wolfgang Denkc37207d2008-07-16 16:38:59 +0200375#define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
wdenkcc1c8a12002-11-02 22:58:18 +0000376#define CONFIG_AUTOBOOT_DELAY_STR "delayabit"
377#define CONFIG_AUTOBOOT_STOP_STR " " /* easy to stop for now */
378#endif
379
380#endif /* __CONFIG_H */