blob: b270429dd821875253f44e4329410f171421f2f0 [file] [log] [blame]
Stefan Roese8b7d1f02007-01-31 16:37:34 +01001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese8b7d1f02007-01-31 16:37:34 +01006 */
7
8
9/*************************************************************************
10 * (c) 2005 esd gmbh Hannover
11 *
12 *
13 * from IceCube.h file
14 * by Reinhard Arlt reinhard.arlt@esd-electronics.com
15 *
16 *************************************************************************/
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
21/*
22 * High Level Configuration Options
23 * (easy to change)
24 */
25
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090026#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Stefan Roese8b7d1f02007-01-31 16:37:34 +010027#define CONFIG_ICECUBE 1 /* ... on IceCube board */
28#define CONFIG_MECP5200 1 /* ... on MECP5200 board */
29#define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
30
Wolfgang Denk2ae18242010-10-06 09:05:45 +020031#ifndef CONFIG_SYS_TEXT_BASE
32#define CONFIG_SYS_TEXT_BASE 0xFFF00000
33#endif
34
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
Stefan Roese8b7d1f02007-01-31 16:37:34 +010036
Becky Bruce31d82672008-05-08 19:02:12 -050037#define CONFIG_HIGH_BATS 1 /* High BATs supported */
38
Stefan Roese8b7d1f02007-01-31 16:37:34 +010039/*
40 * Serial console configuration
41 */
42#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
43#if 0 /* test-only */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45#else
46#define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
47#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Stefan Roese8b7d1f02007-01-31 16:37:34 +010049
Stefan Roese8b7d1f02007-01-31 16:37:34 +010050#define CONFIG_MII
51#if 0 /* test-only !!! */
Stefan Roese8b7d1f02007-01-31 16:37:34 +010052#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
Stefan Roese8b7d1f02007-01-31 16:37:34 +010054#define CONFIG_NS8382X 1
55#endif
56
Stefan Roese8b7d1f02007-01-31 16:37:34 +010057/* Partitions */
58#define CONFIG_MAC_PARTITION
59#define CONFIG_DOS_PARTITION
60
61/* USB */
62#if 0
63#define CONFIG_USB_OHCI
Stefan Roese8b7d1f02007-01-31 16:37:34 +010064#define CONFIG_USB_STORAGE
Stefan Roese8b7d1f02007-01-31 16:37:34 +010065#endif
66
Stefan Roese8b7d1f02007-01-31 16:37:34 +010067
Jon Loeligerd794cfe2007-07-04 22:31:15 -050068/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050069 * BOOTP options
70 */
71#define CONFIG_BOOTP_BOOTFILESIZE
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75
76
77/*
Jon Loeligerd794cfe2007-07-04 22:31:15 -050078 * Command line configuration.
79 */
80#include <config_cmd_default.h>
81
82#define CONFIG_CMD_EEPROM
83#define CONFIG_CMD_FAT
84#define CONFIG_CMD_EXT2
85#define CONFIG_CMD_I2C
86#define CONFIG_CMD_IDE
87#define CONFIG_CMD_BSP
88#define CONFIG_CMD_ELF
89
Stefan Roese8b7d1f02007-01-31 16:37:34 +010090
Wolfgang Denk14d0a022010-10-07 21:51:12 +020091#if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092# define CONFIG_SYS_LOWBOOT 1
93# define CONFIG_SYS_LOWBOOT16 1
Stefan Roese8b7d1f02007-01-31 16:37:34 +010094#endif
Wolfgang Denk14d0a022010-10-07 21:51:12 +020095#if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096# define CONFIG_SYS_LOWBOOT 1
97# define CONFIG_SYS_LOWBOOT08 1
Stefan Roese8b7d1f02007-01-31 16:37:34 +010098#endif
99
100/*
101 * Autobooting
102 */
103#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
104
105#define CONFIG_PREBOOT "echo;" \
106 "echo Welcome to CBX-CPU5200 (mecp5200);" \
107 "echo"
108
109#undef CONFIG_BOOTARGS
110
111#define CONFIG_EXTRA_ENV_SETTINGS \
112 "netdev=eth0\0" \
Wolfgang Denk74357112007-02-27 14:26:04 +0100113 "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
114 "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
115 "net_vxworks=tftp $(loadaddr) $(image);run vxworks_args;bootvx\0" \
116 "vxworks_args=setenv bootargs fec(0,0)$(host):$(image) h=$(serverip) e=$(ipaddr) g=$(gatewayip) u=$(user) $(pass) tn=$(target) s=$(script)\0" \
117 "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=$(serverip) e=$(ipaddr) g=$(gatewayip) u=$(user) $(pass) tn=$(target) s=$(script) o=fec0 \0" \
118 "loadaddr=01000000\0" \
119 "serverip=192.168.2.99\0" \
120 "gatewayip=10.0.0.79\0" \
121 "user=mu\0" \
122 "target=mecp5200.esd\0" \
123 "script=mecp5200.bat\0" \
124 "image=/tftpboot/vxWorks_mecp5200\0" \
125 "ipaddr=10.0.13.196\0" \
126 "netmask=255.255.0.0\0" \
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100127 ""
128
129#define CONFIG_BOOTCOMMAND "run flash_vxworks0"
130
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100131/*
132 * IPB Bus clocking configuration.
133 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#undef CONFIG_SYS_IPBSPEED_133 /* define for 133MHz speed */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100135/*
136 * I2C configuration
137 */
138#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_I2C_SPEED 86000 /* 100 kHz */
142#define CONFIG_SYS_I2C_SLAVE 0x7F
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100143
144/*
145 * EEPROM configuration
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
148#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
149#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
150#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
151#define CONFIG_SYS_I2C_MULTI_EEPROMS 1
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100152/*
153 * Flash configuration
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_BASE 0xFFC00000
156#define CONFIG_SYS_FLASH_SIZE 0x00400000
157#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x003E0000)
158#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
159#define CONFIG_SYS_MAX_FLASH_SECT 512
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
162#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100163
164/*
165 * Environment settings
166 */
167#if 1 /* test-only */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200168#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200169#define CONFIG_ENV_SIZE 0x10000
170#define CONFIG_ENV_SECT_SIZE 0x10000
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100171#define CONFIG_ENV_OVERWRITE 1
172#else
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200173#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200174#define CONFIG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
175#define CONFIG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars*/
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100176 /* total size of a CAT24WC32 is 8192 bytes */
177#define CONFIG_ENV_OVERWRITE 1
178#endif
179
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200180#define CONFIG_FLASH_CFI_DRIVER 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
182#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100183#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100185#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_INCREMENT 0x00400000 /* size of flash bank */
187#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
188#define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* show if bank is empty */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100189
190
191/*
192 * Memory map
193 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_MBAR 0xF0000000
195#define CONFIG_SYS_SDRAM_BASE 0x00000000
196#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100197
198/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk553f0982010-10-26 13:32:32 +0200200#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100201
202
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200203#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100205
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200206#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
208# define CONFIG_SYS_RAMBOOT 1
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100209#endif
210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
212#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
213#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100214
215/*
216 * Ethernet configuration
217 */
218#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800219#define CONFIG_MPC5xxx_FEC_MII100
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100220/*
Ben Warren86321fc2009-02-05 23:58:25 -0800221 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100222 */
Ben Warren86321fc2009-02-05 23:58:25 -0800223/* #define CONFIG_MPC5xxx_FEC_MII10 */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100224#define CONFIG_PHY_ADDR 0x00
225#define CONFIG_UDP_CHECKSUM 1
226
227
228/*
229 * GPIO configuration
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_GPS_PORT_CONFIG 0x01052444
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100232
233/*
234 * Miscellaneous configurable options
235 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500237#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100239#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100241#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
243#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
244#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
247#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500254#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500256#endif
257
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100258/*
259 * Various low-level settings
260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
262#define CONFIG_SYS_HID0_FINAL HID0_ICE
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
265#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
266#define CONFIG_SYS_BOOTCS_CFG 0x00085d00
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100267
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
269#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_CS1_START 0xfd000000
272#define CONFIG_SYS_CS1_SIZE 0x00010000
273#define CONFIG_SYS_CS1_CFG 0x10101410
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100274
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_CS_BURST 0x00000000
276#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100277
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100279
280/*-----------------------------------------------------------------------
281 * USB stuff
282 *-----------------------------------------------------------------------
283 */
284#define CONFIG_USB_CLOCK 0x0001BBBB
285#define CONFIG_USB_CONFIG 0x00001000
286
287/*-----------------------------------------------------------------------
288 * IDE/ATA stuff Supports IDE harddisk
289 *-----------------------------------------------------------------------
290 */
291
292#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
293
294#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
295#undef CONFIG_IDE_LED /* LED for ide not supported */
296
297#define CONFIG_IDE_RESET /* reset for ide supported */
298#define CONFIG_IDE_PREINIT
299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
301#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100302
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100304
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100306
307/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100309
310/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100312
313/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100315
Wolfgang Denk74357112007-02-27 14:26:04 +0100316/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_ATA_STRIDE 4
Stefan Roese8b7d1f02007-01-31 16:37:34 +0100318
319#endif /* __CONFIG_H */