blob: 97e30f3be044e0a76db6428245648d5b3251a874 [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000014#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020017#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010022#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000023#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053024#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020025#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020026#include <asm/arch/sys_proto.h>
Michal Simeke4d23182015-08-17 09:57:46 +020027#include <asm-generic/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000028
Michal Simek6889ca72015-11-30 14:14:56 +010029DECLARE_GLOBAL_DATA_PTR;
30
Michal Simek185f7d92012-09-13 20:23:34 +000031/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020049#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000050
Michal Simek185f7d92012-09-13 20:23:34 +000051#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
52#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
53#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
54#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
55
Michal Simek80243522012-10-15 14:01:23 +020056#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
57#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
58#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
59#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Michal Simek6777f382015-09-08 17:07:01 +020060#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek185f7d92012-09-13 20:23:34 +000061
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053062#ifdef CONFIG_ARM64
63# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
64#else
65# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
66#endif
67
68#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
69 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000070 ZYNQ_GEM_NWCFG_FSREM | \
71 ZYNQ_GEM_NWCFG_MDCCLKDIV)
72
73#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
74
75#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
76/* Use full configured addressable space (8 Kb) */
77#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
78/* Use full configured addressable space (4 Kb) */
79#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
80/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
81#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
82
83#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
84 ZYNQ_GEM_DMACR_RXSIZE | \
85 ZYNQ_GEM_DMACR_TXSIZE | \
86 ZYNQ_GEM_DMACR_RXBUF)
87
Michal Simeke4d23182015-08-17 09:57:46 +020088#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
89
Michal Simekf97d7e82013-04-22 14:41:09 +020090/* Use MII register 1 (MII status register) to detect PHY */
91#define PHY_DETECT_REG 1
92
93/* Mask used to verify certain PHY features (or register contents)
94 * in the register above:
95 * 0x1000: 10Mbps full duplex support
96 * 0x0800: 10Mbps half duplex support
97 * 0x0008: Auto-negotiation support
98 */
99#define PHY_DETECT_MASK 0x1808
100
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530101/* TX BD status masks */
102#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
103#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
104#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
105
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800106/* Clock frequencies for different speeds */
107#define ZYNQ_GEM_FREQUENCY_10 2500000UL
108#define ZYNQ_GEM_FREQUENCY_100 25000000UL
109#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
110
Michal Simek185f7d92012-09-13 20:23:34 +0000111/* Device registers */
112struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200113 u32 nwctrl; /* 0x0 - Network Control reg */
114 u32 nwcfg; /* 0x4 - Network Config reg */
115 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000116 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200117 u32 dmacr; /* 0x10 - DMA Control reg */
118 u32 txsr; /* 0x14 - TX Status reg */
119 u32 rxqbase; /* 0x18 - RX Q Base address reg */
120 u32 txqbase; /* 0x1c - TX Q Base address reg */
121 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000122 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200123 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000124 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200125 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000126 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200127 u32 hashl; /* 0x80 - Hash Low address reg */
128 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000129#define LADDR_LOW 0
130#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200131 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
132 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000133 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200134#define STAT_SIZE 44
135 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700136 u32 reserved7[164];
137 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
138 u32 reserved8[15];
139 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000140};
141
142/* BD descriptors */
143struct emac_bd {
144 u32 addr; /* Next descriptor pointer */
145 u32 status;
146};
147
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530148#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530149/* Page table entries are set to 1MB, or multiples of 1MB
150 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
151 */
152#define BD_SPACE 0x100000
153/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200154#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000155
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700156/* Setup the first free TX descriptor */
157#define TX_FREE_DESC 2
158
Michal Simek185f7d92012-09-13 20:23:34 +0000159/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
160struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530161 struct emac_bd *tx_bd;
162 struct emac_bd *rx_bd;
163 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000164 u32 rxbd_current;
165 u32 rx_first_buf;
166 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200167 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100168 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100169 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200170 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000171 struct phy_device *phydev;
172 struct mii_dev *bus;
173};
174
Michal Simek3fac2722015-11-30 10:09:43 +0100175static inline int mdio_wait(struct zynq_gem_regs *regs)
Michal Simek185f7d92012-09-13 20:23:34 +0000176{
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200177 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000178
179 /* Wait till MDIO interface is ready to accept a new transaction. */
180 while (--timeout) {
181 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
182 break;
183 WATCHDOG_RESET();
184 }
185
186 if (!timeout) {
187 printf("%s: Timeout\n", __func__);
188 return 1;
189 }
190
191 return 0;
192}
193
Michal Simekf2fc2762015-11-30 10:24:15 +0100194static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
195 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000196{
197 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100198 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000199
Michal Simek3fac2722015-11-30 10:09:43 +0100200 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000201 return 1;
202
203 /* Construct mgtcr mask for the operation */
204 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
205 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
206 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
207
208 /* Write mgtcr and wait for completion */
209 writel(mgtcr, &regs->phymntnc);
210
Michal Simek3fac2722015-11-30 10:09:43 +0100211 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000212 return 1;
213
214 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
215 *data = readl(&regs->phymntnc);
216
217 return 0;
218}
219
Michal Simekf2fc2762015-11-30 10:24:15 +0100220static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
221 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000222{
Michal Simek198e9a42015-10-07 16:34:51 +0200223 u32 ret;
224
Michal Simekf2fc2762015-11-30 10:24:15 +0100225 ret = phy_setup_op(priv, phy_addr, regnum,
226 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200227
228 if (!ret)
229 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
230 phy_addr, regnum, *val);
231
232 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000233}
234
Michal Simekf2fc2762015-11-30 10:24:15 +0100235static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
236 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000237{
Michal Simek198e9a42015-10-07 16:34:51 +0200238 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
239 regnum, data);
240
Michal Simekf2fc2762015-11-30 10:24:15 +0100241 return phy_setup_op(priv, phy_addr, regnum,
242 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000243}
244
Michal Simek6889ca72015-11-30 14:14:56 +0100245static int phy_detection(struct udevice *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200246{
247 int i;
248 u16 phyreg;
249 struct zynq_gem_priv *priv = dev->priv;
250
251 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100252 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200253 if ((phyreg != 0xFFFF) &&
254 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
255 /* Found a valid PHY address */
256 debug("Default phy address %d is valid\n",
257 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100258 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200259 } else {
260 debug("PHY address is not setup correctly %d\n",
261 priv->phyaddr);
262 priv->phyaddr = -1;
263 }
264 }
265
266 debug("detecting phy address\n");
267 if (priv->phyaddr == -1) {
268 /* detect the PHY address */
269 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100270 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200271 if ((phyreg != 0xFFFF) &&
272 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
273 /* Found a valid PHY address */
274 priv->phyaddr = i;
275 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100276 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200277 }
278 }
279 }
280 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100281 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200282}
283
Michal Simek6889ca72015-11-30 14:14:56 +0100284static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000285{
286 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100287 struct eth_pdata *pdata = dev_get_platdata(dev);
288 struct zynq_gem_priv *priv = dev_get_priv(dev);
289 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000290
291 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100292 macaddrlow = pdata->enetaddr[0];
293 macaddrlow |= pdata->enetaddr[1] << 8;
294 macaddrlow |= pdata->enetaddr[2] << 16;
295 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000296
297 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100298 macaddrhigh = pdata->enetaddr[4];
299 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000300
301 for (i = 0; i < 4; i++) {
302 writel(0, &regs->laddr[i][LADDR_LOW]);
303 writel(0, &regs->laddr[i][LADDR_HIGH]);
304 /* Do not use MATCHx register */
305 writel(0, &regs->match[i]);
306 }
307
308 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
309 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
310
311 return 0;
312}
313
Michal Simek6889ca72015-11-30 14:14:56 +0100314static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100315{
316 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100317 struct zynq_gem_priv *priv = dev_get_priv(dev);
318 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100319 const u32 supported = SUPPORTED_10baseT_Half |
320 SUPPORTED_10baseT_Full |
321 SUPPORTED_100baseT_Half |
322 SUPPORTED_100baseT_Full |
323 SUPPORTED_1000baseT_Half |
324 SUPPORTED_1000baseT_Full;
325
Michal Simekc8e29272015-11-30 13:58:36 +0100326 /* Enable only MDIO bus */
327 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
328
Michal Simek68cc3bd2015-11-30 13:54:43 +0100329 ret = phy_detection(dev);
330 if (ret) {
331 printf("GEM PHY init failed\n");
332 return ret;
333 }
334
335 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
336 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100337 if (!priv->phydev)
338 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100339
340 priv->phydev->supported = supported | ADVERTISED_Pause |
341 ADVERTISED_Asym_Pause;
342 priv->phydev->advertising = priv->phydev->supported;
343 phy_config(priv->phydev);
344
345 return 0;
346}
347
Michal Simek6889ca72015-11-30 14:14:56 +0100348static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000349{
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800350 u32 i;
351 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100352 struct zynq_gem_priv *priv = dev_get_priv(dev);
353 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700354 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
355 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000356
Michal Simek05868752013-01-24 13:04:12 +0100357 if (!priv->init) {
358 /* Disable all interrupts */
359 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000360
Michal Simek05868752013-01-24 13:04:12 +0100361 /* Disable the receiver & transmitter */
362 writel(0, &regs->nwctrl);
363 writel(0, &regs->txsr);
364 writel(0, &regs->rxsr);
365 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000366
Michal Simek05868752013-01-24 13:04:12 +0100367 /* Clear the Hash registers for the mac address
368 * pointed by AddressPtr
369 */
370 writel(0x0, &regs->hashl);
371 /* Write bits [63:32] in TOP */
372 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000373
Michal Simek05868752013-01-24 13:04:12 +0100374 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200375 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100376 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000377
Michal Simek05868752013-01-24 13:04:12 +0100378 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530379 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000380
Michal Simek05868752013-01-24 13:04:12 +0100381 for (i = 0; i < RX_BUF; i++) {
382 priv->rx_bd[i].status = 0xF0000000;
383 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530384 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000385 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100386 }
387 /* WRAP bit to last BD */
388 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
389 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530390 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000391
Michal Simek05868752013-01-24 13:04:12 +0100392 /* Setup for DMA Configuration register */
393 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000394
Michal Simek05868752013-01-24 13:04:12 +0100395 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200396 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000397
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700398 /* Disable the second priority queue */
399 dummy_tx_bd->addr = 0;
400 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
401 ZYNQ_GEM_TXBUF_LAST_MASK|
402 ZYNQ_GEM_TXBUF_USED_MASK;
403
404 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
405 ZYNQ_GEM_RXBUF_NEW_MASK;
406 dummy_rx_bd->status = 0;
407 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
408 sizeof(dummy_tx_bd));
409 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
410 sizeof(dummy_rx_bd));
411
412 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
413 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
414
Michal Simek05868752013-01-24 13:04:12 +0100415 priv->init++;
416 }
417
Michal Simek64a7ead2015-11-30 13:44:49 +0100418 phy_startup(priv->phydev);
Michal Simek185f7d92012-09-13 20:23:34 +0000419
Michal Simek64a7ead2015-11-30 13:44:49 +0100420 if (!priv->phydev->link) {
421 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100422 return -1;
423 }
424
Michal Simek64a7ead2015-11-30 13:44:49 +0100425 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200426 case SPEED_1000:
427 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
428 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800429 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200430 break;
431 case SPEED_100:
Michal Simek242b1542015-09-08 16:55:42 +0200432 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
433 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800434 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200435 break;
436 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800437 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200438 break;
439 }
David Andrey01fbf312013-04-05 17:24:24 +0200440
441 /* Change the rclk and clk only not using EMIO interface */
442 if (!priv->emio)
Michal Simek6889ca72015-11-30 14:14:56 +0100443 zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800444 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200445
446 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
447 ZYNQ_GEM_NWCTRL_TXEN_MASK);
448
Michal Simek185f7d92012-09-13 20:23:34 +0000449 return 0;
450}
451
Michal Simek6889ca72015-11-30 14:14:56 +0100452static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000453{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530454 u32 addr, size;
Michal Simek6889ca72015-11-30 14:14:56 +0100455 struct zynq_gem_priv *priv = dev_get_priv(dev);
456 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200457 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000458
Michal Simek185f7d92012-09-13 20:23:34 +0000459 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530460 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000461
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530462 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530463 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200464 ZYNQ_GEM_TXBUF_LAST_MASK;
465 /* Dummy descriptor to mark it as the last in descriptor chain */
466 current_bd->addr = 0x0;
467 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
468 ZYNQ_GEM_TXBUF_LAST_MASK|
469 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530470
Michal Simek45c07742015-08-17 09:50:09 +0200471 /* setup BD */
472 writel((ulong)priv->tx_bd, &regs->txqbase);
473
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530474 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530475 addr &= ~(ARCH_DMA_MINALIGN - 1);
476 size = roundup(len, ARCH_DMA_MINALIGN);
477 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530478
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530479 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530480 addr &= ~(ARCH_DMA_MINALIGN - 1);
481 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
482 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530483 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000484
485 /* Start transmit */
486 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
487
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530488 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530489 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
490 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000491
Michal Simeke4d23182015-08-17 09:57:46 +0200492 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +0100493 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000494}
495
496/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100497static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000498{
499 int frame_len;
Michal Simek9d9211a2015-12-09 14:26:48 +0100500 u32 addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100501 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000502 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000503
504 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100505 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000506
507 if (!(current_bd->status &
508 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
509 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100510 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000511 }
512
513 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100514 if (!frame_len) {
515 printf("%s: Zero size packet?\n", __func__);
516 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000517 }
518
Michal Simek9d9211a2015-12-09 14:26:48 +0100519 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
520 addr &= ~(ARCH_DMA_MINALIGN - 1);
521 *packetp = (uchar *)(uintptr_t)addr;
522
523 return frame_len;
524}
525
526static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
527{
528 struct zynq_gem_priv *priv = dev_get_priv(dev);
529 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
530 struct emac_bd *first_bd;
531
532 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
533 priv->rx_first_buf = priv->rxbd_current;
534 } else {
535 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
536 current_bd->status = 0xF0000000; /* FIXME */
537 }
538
539 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
540 first_bd = &priv->rx_bd[priv->rx_first_buf];
541 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
542 first_bd->status = 0xF0000000;
543 }
544
545 if ((++priv->rxbd_current) >= RX_BUF)
546 priv->rxbd_current = 0;
547
Michal Simekda872d72015-12-09 14:16:32 +0100548 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000549}
550
Michal Simek6889ca72015-11-30 14:14:56 +0100551static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000552{
Michal Simek6889ca72015-11-30 14:14:56 +0100553 struct zynq_gem_priv *priv = dev_get_priv(dev);
554 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000555
Michal Simek80243522012-10-15 14:01:23 +0200556 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
557 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000558}
559
Michal Simek6889ca72015-11-30 14:14:56 +0100560static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
561 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000562{
Michal Simek6889ca72015-11-30 14:14:56 +0100563 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000564 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100565 u16 val;
Michal Simek185f7d92012-09-13 20:23:34 +0000566
Michal Simek6889ca72015-11-30 14:14:56 +0100567 ret = phyread(priv, addr, reg, &val);
568 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
569 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000570}
571
Michal Simek6889ca72015-11-30 14:14:56 +0100572static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
573 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000574{
Michal Simek6889ca72015-11-30 14:14:56 +0100575 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000576
Michal Simek6889ca72015-11-30 14:14:56 +0100577 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
578 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000579}
580
Michal Simek6889ca72015-11-30 14:14:56 +0100581static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000582{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530583 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100584 struct zynq_gem_priv *priv = dev_get_priv(dev);
585 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000586
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530587 /* Align rxbuffers to ARCH_DMA_MINALIGN */
588 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
589 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
590
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530591 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530592 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200593 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
594 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530595
596 /* Initialize the bd spaces for tx and rx bd's */
597 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530598 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530599
Michal Simek6889ca72015-11-30 14:14:56 +0100600 priv->bus = mdio_alloc();
601 priv->bus->read = zynq_gem_miiphy_read;
602 priv->bus->write = zynq_gem_miiphy_write;
603 priv->bus->priv = priv;
604 strcpy(priv->bus->name, "gem");
Michal Simek185f7d92012-09-13 20:23:34 +0000605
Michal Simek6889ca72015-11-30 14:14:56 +0100606 ret = mdio_register(priv->bus);
Michal Simekc8e29272015-11-30 13:58:36 +0100607 if (ret)
608 return ret;
609
Michal Simek6889ca72015-11-30 14:14:56 +0100610 zynq_phy_init(dev);
611
612 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000613}
Michal Simek6889ca72015-11-30 14:14:56 +0100614
615static int zynq_gem_remove(struct udevice *dev)
616{
617 struct zynq_gem_priv *priv = dev_get_priv(dev);
618
619 free(priv->phydev);
620 mdio_unregister(priv->bus);
621 mdio_free(priv->bus);
622
623 return 0;
624}
625
626static const struct eth_ops zynq_gem_ops = {
627 .start = zynq_gem_init,
628 .send = zynq_gem_send,
629 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100630 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100631 .stop = zynq_gem_halt,
632 .write_hwaddr = zynq_gem_setup_mac,
633};
634
635static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
636{
637 struct eth_pdata *pdata = dev_get_platdata(dev);
638 struct zynq_gem_priv *priv = dev_get_priv(dev);
639 int offset = 0;
Michal Simek3cdb1452015-11-30 14:17:50 +0100640 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100641
642 pdata->iobase = (phys_addr_t)dev_get_addr(dev);
643 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
644 /* Hardcode for now */
645 priv->emio = 0;
Michal Simekbcdfef72015-12-09 09:29:12 +0100646 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100647
648 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
649 "phy-handle");
650 if (offset > 0)
Michal Simekbcdfef72015-12-09 09:29:12 +0100651 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
Michal Simek6889ca72015-11-30 14:14:56 +0100652
Michal Simek3cdb1452015-11-30 14:17:50 +0100653 phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
654 if (phy_mode)
655 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
656 if (pdata->phy_interface == -1) {
657 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
658 return -EINVAL;
659 }
660 priv->interface = pdata->phy_interface;
661
662 printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
663 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100664
665 return 0;
666}
667
668static const struct udevice_id zynq_gem_ids[] = {
669 { .compatible = "cdns,zynqmp-gem" },
670 { .compatible = "cdns,zynq-gem" },
671 { .compatible = "cdns,gem" },
672 { }
673};
674
675U_BOOT_DRIVER(zynq_gem) = {
676 .name = "zynq_gem",
677 .id = UCLASS_ETH,
678 .of_match = zynq_gem_ids,
679 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
680 .probe = zynq_gem_probe,
681 .remove = zynq_gem_remove,
682 .ops = &zynq_gem_ops,
683 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
684 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
685};