blob: faea33978f4d07d51ca9fd7e045adb1836406c3c [file] [log] [blame]
York Sunee52b182012-10-11 07:13:37 +00001/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
York Sunee52b182012-10-11 07:13:37 +00005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
York Sun1cb19fb2013-06-27 10:48:29 -070010#ifndef __T4QDS_H
11#define __T4QDS_H
Liu Gang69fdf902013-05-07 16:30:50 +080012
York Sunee52b182012-10-11 07:13:37 +000013/* High Level Configuration Options */
York Sunee52b182012-10-11 07:13:37 +000014#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
York Sunee52b182012-10-11 07:13:37 +000015#define CONFIG_MP /* support multiple processors */
16
York Sunee52b182012-10-11 07:13:37 +000017#ifndef CONFIG_RESET_VECTOR_ADDRESS
18#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
19#endif
20
21#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080022#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040023#define CONFIG_PCIE1 /* PCIE controller 1 */
24#define CONFIG_PCIE2 /* PCIE controller 2 */
25#define CONFIG_PCIE3 /* PCIE controller 3 */
York Sunee52b182012-10-11 07:13:37 +000026#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
27#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
28
29#define CONFIG_SYS_SRIO
30#define CONFIG_SRIO1 /* SRIO port 1 */
31#define CONFIG_SRIO2 /* SRIO port 2 */
32
York Sunee52b182012-10-11 07:13:37 +000033#define CONFIG_ENV_OVERWRITE
34
York Sunee52b182012-10-11 07:13:37 +000035/*
36 * These can be toggled for performance analysis, otherwise use default.
37 */
38#define CONFIG_SYS_CACHE_STASHING
39#define CONFIG_BTB /* toggle branch predition */
York Sunee52b182012-10-11 07:13:37 +000040#ifdef CONFIG_DDR_ECC
41#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
42#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
43#endif
44
45#define CONFIG_ENABLE_36BIT_PHYS
46
York Sunee52b182012-10-11 07:13:37 +000047#define CONFIG_ADDR_MAP
48#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
York Sunee52b182012-10-11 07:13:37 +000049
York Sunee52b182012-10-11 07:13:37 +000050#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
51#define CONFIG_SYS_MEMTEST_END 0x00400000
52#define CONFIG_SYS_ALT_MEMTEST
York Sunee52b182012-10-11 07:13:37 +000053
54/*
55 * Config the L3 Cache as L3 SRAM
56 */
Shaohui Xieb6036992014-04-22 15:10:44 +080057#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
58#define CONFIG_SYS_L3_SIZE (512 << 10)
59#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
60#ifdef CONFIG_RAMBOOT_PBL
61#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
62#endif
63#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
64#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
65#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
66#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
York Sunee52b182012-10-11 07:13:37 +000067
York Sunee52b182012-10-11 07:13:37 +000068#define CONFIG_SYS_DCSRBAR 0xf0000000
69#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
York Sunee52b182012-10-11 07:13:37 +000070
York Sunee52b182012-10-11 07:13:37 +000071/*
72 * DDR Setup
73 */
74#define CONFIG_VERY_BIG_RAM
75#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
76#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
77
York Sunee52b182012-10-11 07:13:37 +000078#define CONFIG_DIMM_SLOTS_PER_CTLR 2
79#define CONFIG_CHIP_SELECTS_PER_CTRL 4
80#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
81
82#define CONFIG_DDR_SPD
York Sunee52b182012-10-11 07:13:37 +000083
York Sunee52b182012-10-11 07:13:37 +000084/*
85 * IFC Definitions
86 */
87#define CONFIG_SYS_FLASH_BASE 0xe0000000
York Sunee52b182012-10-11 07:13:37 +000088#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
York Sunee52b182012-10-11 07:13:37 +000089
Shaohui Xieb6036992014-04-22 15:10:44 +080090#ifdef CONFIG_SPL_BUILD
91#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
92#else
93#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
94#endif
York Sunee52b182012-10-11 07:13:37 +000095
York Sunee52b182012-10-11 07:13:37 +000096#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
97#define CONFIG_MISC_INIT_R
98
99#define CONFIG_HWCONFIG
100
101/* define to use L1 as initial stack */
102#define CONFIG_L1_INIT_RAM
103#define CONFIG_SYS_INIT_RAM_LOCK
104#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
York Sunee52b182012-10-11 07:13:37 +0000105#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700106#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
York Sunee52b182012-10-11 07:13:37 +0000107/* The assembler doesn't like typecast */
108#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
109 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
110 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
York Sunee52b182012-10-11 07:13:37 +0000111#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
112
113#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
114 GENERATED_GBL_DATA_SIZE)
115#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
116
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530117#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
York Sunee52b182012-10-11 07:13:37 +0000118#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
119
120/* Serial Port - controlled on board with jumper J8
121 * open - index 2
122 * shorted - index 1
123 */
York Sunee52b182012-10-11 07:13:37 +0000124#define CONFIG_SYS_NS16550_SERIAL
125#define CONFIG_SYS_NS16550_REG_SIZE 1
126#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
127
128#define CONFIG_SYS_BAUDRATE_TABLE \
129 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
130
131#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
132#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
133#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
134#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
135
York Sunee52b182012-10-11 07:13:37 +0000136/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200137#define CONFIG_SYS_I2C
138#define CONFIG_SYS_I2C_FSL
Heiko Schocher00f792e2012-10-24 13:48:22 +0200139#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
140#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Heiko Schocher00f792e2012-10-24 13:48:22 +0200141#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
142#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
143
York Sunee52b182012-10-11 07:13:37 +0000144/*
145 * RapidIO
146 */
147#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
York Sunee52b182012-10-11 07:13:37 +0000148#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
York Sunee52b182012-10-11 07:13:37 +0000149#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
150
151#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
York Sunee52b182012-10-11 07:13:37 +0000152#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
York Sunee52b182012-10-11 07:13:37 +0000153#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
154
155/*
York Sunee52b182012-10-11 07:13:37 +0000156 * General PCI
157 * Memory space is mapped 1-1, but I/O space must start from 0.
158 */
159
160/* controller 1, direct to uli, tgtid 3, Base address 20000 */
161#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
York Sunee52b182012-10-11 07:13:37 +0000162#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
163#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
York Sunee52b182012-10-11 07:13:37 +0000164#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
165#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
166#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
York Sunee52b182012-10-11 07:13:37 +0000167#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
York Sunee52b182012-10-11 07:13:37 +0000168#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
169
170/* controller 2, Slot 2, tgtid 2, Base address 201000 */
171#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
York Sunee52b182012-10-11 07:13:37 +0000172#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
173#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
York Sunee52b182012-10-11 07:13:37 +0000174#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
175#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
176#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
York Sunee52b182012-10-11 07:13:37 +0000177#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
York Sunee52b182012-10-11 07:13:37 +0000178#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
179
180/* controller 3, Slot 1, tgtid 1, Base address 202000 */
181#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
York Sunee52b182012-10-11 07:13:37 +0000182#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
183#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
York Sunee52b182012-10-11 07:13:37 +0000184#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
185#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
186#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
York Sunee52b182012-10-11 07:13:37 +0000187#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
York Sunee52b182012-10-11 07:13:37 +0000188#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
189
190/* controller 4, Base address 203000 */
191#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
192#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
193#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
194#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
195#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
196#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
197
York Sunee52b182012-10-11 07:13:37 +0000198#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000199#define CONFIG_PCI_INDIRECT_BRIDGE
York Sunee52b182012-10-11 07:13:37 +0000200
201#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
York Sunee52b182012-10-11 07:13:37 +0000202#endif /* CONFIG_PCI */
203
204/* SATA */
205#ifdef CONFIG_FSL_SATA_V2
York Sunee52b182012-10-11 07:13:37 +0000206#define CONFIG_SYS_SATA_MAX_DEVICE 2
207#define CONFIG_SATA1
208#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
209#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
210#define CONFIG_SATA2
211#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
212#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
213
214#define CONFIG_LBA48
York Sunee52b182012-10-11 07:13:37 +0000215#endif
216
217#ifdef CONFIG_FMAN_ENET
218#define CONFIG_MII /* MII PHY management */
219#define CONFIG_ETHPRIME "FM1@DTSEC1"
York Sunee52b182012-10-11 07:13:37 +0000220#endif
221
222/*
223 * Environment
224 */
225#define CONFIG_LOADS_ECHO /* echo on for serial download */
226#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
227
228/*
229 * Command line configuration.
230 */
York Sunee52b182012-10-11 07:13:37 +0000231
York Sunee52b182012-10-11 07:13:37 +0000232/*
York Sunee52b182012-10-11 07:13:37 +0000233 * Miscellaneous configurable options
234 */
York Sunee52b182012-10-11 07:13:37 +0000235#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
York Sunee52b182012-10-11 07:13:37 +0000236
237/*
238 * For booting Linux, the board info and command line data
239 * have to be in the first 64 MB of memory, since this is
240 * the maximum mapped by the Linux kernel during initialization.
241 */
242#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
243#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
244
245#ifdef CONFIG_CMD_KGDB
246#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
York Sunee52b182012-10-11 07:13:37 +0000247#endif
248
249/*
250 * Environment Configuration
251 */
252#define CONFIG_ROOTPATH "/opt/nfsroot"
253#define CONFIG_BOOTFILE "uImage"
254#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
255
256/* default location for tftp and bootm */
257#define CONFIG_LOADADDR 1000000
258
York Sunee52b182012-10-11 07:13:37 +0000259#define CONFIG_HVBOOT \
260 "setenv bootargs config-addr=0x60000000; " \
261 "bootm 0x01000000 - 0x00f00000"
262
York Sunee52b182012-10-11 07:13:37 +0000263#endif /* __CONFIG_H */