blob: b0897695a7c4b3d9019dde20dfafb4cedcdf84ce [file] [log] [blame]
Jon Loeliger5c9efb32006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeligerdebb7352006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger5c9efb32006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeligerdebb7352006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
39#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
40#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Jon Loeliger5c9efb32006-04-27 10:15:16 -050041#undef DEBUG
Jon Loeligerdebb7352006-04-26 17:58:56 -050042
Jon Loeligerdebb7352006-04-26 17:58:56 -050043#ifdef RUN_DIAG
44#define CFG_DIAG_ADDR 0xff800000
45#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -050046
Jon Loeligerdebb7352006-04-26 17:58:56 -050047#define CFG_RESET_ADDRESS 0xfff00100
48
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +080049/*#undef CONFIG_PCI*/
50#define CONFIG_PCI
Jon Loeliger5c9efb32006-04-27 10:15:16 -050051
Jon Loeligerdebb7352006-04-26 17:58:56 -050052#define CONFIG_TSEC_ENET /* tsec ethernet support */
53#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c9efb32006-04-27 10:15:16 -050054
Jon Loeliger18b6c8c2006-05-09 08:23:49 -050055#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeliger5c9efb32006-04-27 10:15:16 -050056#undef CONFIG_DDR_DLL /* possible DLL fix needed */
Jon Loeligerdebb7352006-04-26 17:58:56 -050057#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
Jon Loeligerdebb7352006-04-26 17:58:56 -050058#define CONFIG_DDR_ECC /* only for ECC DDR module */
59#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
60#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
Jon Loeliger9a655872006-05-19 13:26:34 -050061#define CONFIG_NUM_DDR_CONTROLLERS 2
62/* #define CONFIG_DDR_INTERLEAVE 1 */
63#define CACHE_LINE_INTERLEAVING 0x20000000
64#define PAGE_INTERLEAVING 0x21000000
65#define BANK_INTERLEAVING 0x22000000
66#define SUPER_BANK_INTERLEAVING 0x23000000
67
Jon Loeligerdebb7352006-04-26 17:58:56 -050068
Jon Loeliger5c9efb32006-04-27 10:15:16 -050069#define CONFIG_ALTIVEC 1
Jon Loeligerdebb7352006-04-26 17:58:56 -050070
Jon Loeliger5c9efb32006-04-27 10:15:16 -050071/*
Jon Loeligerdebb7352006-04-26 17:58:56 -050072 * L2CR setup -- make sure this is right for your board!
73 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -050074#define CFG_L2
Jon Loeligerdebb7352006-04-26 17:58:56 -050075#define L2_INIT 0
76#define L2_ENABLE (L2CR_L2E)
77
78#ifndef CONFIG_SYS_CLK_FREQ
Jon Loeligerdebb7352006-04-26 17:58:56 -050079#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
80#endif
81
Jon Loeligerdebb7352006-04-26 17:58:56 -050082#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
83
84#undef CFG_DRAM_TEST /* memory test, takes time */
85#define CFG_MEMTEST_START 0x00200000 /* memtest region */
86#define CFG_MEMTEST_END 0x00400000
87
88
89/*
90 * Base addresses -- Note these are effective addresses where the
91 * actual resources get mapped (not physical addresses)
92 */
93#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
94#define CFG_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
95#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
96
97
98/*
99 * DDR Setup
100 */
101#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
102#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
103
104#define MPC86xx_DDR_SDRAM_CLK_CNTL
105
106#if defined(CONFIG_SPD_EEPROM)
107 /*
108 * Determine DDR configuration from I2C interface.
109 */
Jon Loeliger9a655872006-05-19 13:26:34 -0500110 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
111 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
112 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
113 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500114
115#else
116 /*
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500117 * Manually set up DDR1 parameters
Jon Loeligerdebb7352006-04-26 17:58:56 -0500118 */
119
Jon Loeligerdebb7352006-04-26 17:58:56 -0500120 #define CFG_SDRAM_SIZE 256 /* DDR is 256MB */
121
122 #define CFG_DDR_CS0_BNDS 0x0000000F
123 #define CFG_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
124 #define CFG_DDR_EXT_REFRESH 0x00000000
125 #define CFG_DDR_TIMING_0 0x00260802
126 #define CFG_DDR_TIMING_1 0x39357322
127 #define CFG_DDR_TIMING_2 0x14904cc8
128 #define CFG_DDR_MODE_1 0x00480432
129 #define CFG_DDR_MODE_2 0x00000000
130 #define CFG_DDR_INTERVAL 0x06090100
131 #define CFG_DDR_DATA_INIT 0xdeadbeef
132 #define CFG_DDR_CLK_CTRL 0x03800000
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500133 #define CFG_DDR_OCD_CTRL 0x00000000
134 #define CFG_DDR_OCD_STATUS 0x00000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500135 #define CFG_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500136 #define CFG_DDR_CONTROL2 0x04400000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500137
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500138 /* Not used in fixed_sdram function */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500139
140 #define CFG_DDR_MODE 0x00000022
141 #define CFG_DDR_CS1_BNDS 0x00000000
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500142 #define CFG_DDR_CS2_BNDS 0x00000FFF /* Not done */
143 #define CFG_DDR_CS3_BNDS 0x00000FFF /* Not done */
144 #define CFG_DDR_CS4_BNDS 0x00000FFF /* Not done */
145 #define CFG_DDR_CS5_BNDS 0x00000FFF /* Not done */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500146#endif
147
148
149/*
Jon Loeliger586d1d52006-05-19 13:22:44 -0500150 * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000.
151 * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff
Jon Loeligerdebb7352006-04-26 17:58:56 -0500152 * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff.
153 * However, when u-boot comes up, the flash_init needs hard start addresses
Jon Loeliger586d1d52006-05-19 13:22:44 -0500154 * to build its info table. For user convenience, the flash addresses is
155 * fe800000 and ff800000. That way, u-boot knows where the flash is
156 * and the user can download u-boot code from promjet to fef00000, a
157 * more intuitive location than fe700000.
158 *
159 * Note that, on switching the boot location, fef00000 becomes fff00000.
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500160 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500161#define CFG_FLASH_BASE 0xfe800000 /* start of FLASH 32M */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500162#define CFG_FLASH_BASE2 0xff800000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500163
164#define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2}
165
Jon Loeligerdebb7352006-04-26 17:58:56 -0500166#define CFG_BR0_PRELIM 0xff001001 /* port size 16bit */
167#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/
168
169#define CFG_BR1_PRELIM 0xfe001001 /* port size 16bit */
170#define CFG_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/
171
172#define CFG_BR2_PRELIM 0xf8201001 /* port size 16bit */
173#define CFG_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
174
175#define CFG_BR3_PRELIM 0xf8100801 /* port size 8bit */
176#define CFG_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
177
Jon Loeligerdebb7352006-04-26 17:58:56 -0500178
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500179#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
180#define PIXIS_ID 0x0 /* Board ID at offset 0 */
181#define PIXIS_VER 0x1 /* Board version at offset 1 */
182#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
183#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
184#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
185#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
186#define PIXIS_VCTL 0x10 /* VELA Control Register */
187#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
188#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
189#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
190#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
191#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
192#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
193#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500194
195#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500196#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
197
198#undef CFG_FLASH_CHECKSUM
199#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
200#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
201#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
202
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500203#define CFG_FLASH_CFI_DRIVER
Jon Loeligerdebb7352006-04-26 17:58:56 -0500204#define CFG_FLASH_CFI
205#define CFG_FLASH_EMPTY_INFO
206
Jon Loeligerdebb7352006-04-26 17:58:56 -0500207#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
208#define CFG_RAMBOOT
209#else
210#undef CFG_RAMBOOT
211#endif
212
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800213#if defined(CFG_RAMBOOT)
214#undef CFG_FLASH_CFI_DRIVER
215#undef CONFIG_SPD_EEPROM
216#define CFG_SDRAM_SIZE 256
Jon Loeligerdebb7352006-04-26 17:58:56 -0500217#endif
218
219#undef CONFIG_CLOCKS_IN_MHZ
220
221#define CONFIG_L1_INIT_RAM
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500222#define CFG_INIT_RAM_LOCK 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500223#ifndef CFG_INIT_RAM_LOCK
224#define CFG_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
225#else
226#define CFG_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
227#endif
228#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
229
230#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
231#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
232#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
233
234#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
235#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
236
237/* Serial Port */
238#define CONFIG_CONS_INDEX 1
239#undef CONFIG_SERIAL_SOFTWARE_FIFO
240#define CFG_NS16550
241#define CFG_NS16550_SERIAL
242#define CFG_NS16550_REG_SIZE 1
243#define CFG_NS16550_CLK get_bus_freq(0)
244
245#define CFG_BAUDRATE_TABLE \
246 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
247
248#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
249#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
250
251/* Use the HUSH parser */
252#define CFG_HUSH_PARSER
253#ifdef CFG_HUSH_PARSER
254#define CFG_PROMPT_HUSH_PS2 "> "
255#endif
256
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500257/*
258 * Pass open firmware flat tree to kernel
259 */
260#define CONFIG_OF_FLAT_TREE 1
261#define CONFIG_OF_BOARD_SETUP 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500262
263/* maximum size of the flat tree (8K) */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500264#define OF_FLAT_TREE_MAX_SIZE 8192
Jon Loeligerdebb7352006-04-26 17:58:56 -0500265
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500266#define OF_CPU "PowerPC,8641@0"
267#define OF_SOC "soc8641@f8000000"
268#define OF_TBCLK (bd->bi_busfreq / 8)
269#define OF_STDOUT_PATH "/soc8641@f8000000/serial@4500"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500270
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500271#define CFG_64BIT_VSPRINTF 1
272#define CFG_64BIT_STRTOUL 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500273
Jon Loeliger586d1d52006-05-19 13:22:44 -0500274/*
275 * I2C
276 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500277#define CONFIG_HARD_I2C /* I2C with hardware support*/
278#undef CONFIG_SOFT_I2C /* I2C bit-banged */
279#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
280#define CFG_I2C_SLAVE 0x7F
281#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
282
Jon Loeliger586d1d52006-05-19 13:22:44 -0500283/*
284 * RapidIO MMU
285 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500286#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
287#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
288#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
289
290/*
291 * General PCI
292 * Addresses are mapped 1-1.
293 */
294#define CFG_PCI1_MEM_BASE 0x80000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500295#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
296#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
297#define CFG_PCI1_IO_BASE 0xe2000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500298#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500299#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
300
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800301/* PCI view of System Memory */
302#define CFG_PCI_MEMORY_BUS 0x00000000
303#define CFG_PCI_MEMORY_PHYS 0x00000000
304#define CFG_PCI_MEMORY_SIZE 0x80000000
305
Jon Loeligerdebb7352006-04-26 17:58:56 -0500306/* For RTL8139 */
Jin Zhengxiong-R64188bc09cf32006-06-27 18:12:10 +0800307#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
Jon Loeligerdebb7352006-04-26 17:58:56 -0500308#define _IO_BASE 0x00000000
309
310#define CFG_PCI2_MEM_BASE 0xa0000000
311#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
312#define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
313#define CFG_PCI2_IO_BASE 0xe3000000
314#define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE
315#define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */
316
Jon Loeligerdebb7352006-04-26 17:58:56 -0500317
318#if defined(CONFIG_PCI)
319
Jon Loeligerdebb7352006-04-26 17:58:56 -0500320#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
321
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500322#undef CFG_SCSI_SCAN_BUS_REVERSE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500323
324#define CONFIG_NET_MULTI
325#define CONFIG_PCI_PNP /* do pci plug-and-play */
326
327#define CONFIG_RTL8139
328
Jon Loeligerdebb7352006-04-26 17:58:56 -0500329#undef CONFIG_EEPRO100
330#undef CONFIG_TULIP
331
332#if !defined(CONFIG_PCI_PNP)
333 #define PCI_ENET0_IOADDR 0xe0000000
334 #define PCI_ENET0_MEMADDR 0xe0000000
335 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
336#endif
337
338#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500339
340#endif /* CONFIG_PCI */
341
342
343#if defined(CONFIG_TSEC_ENET)
344
345#ifndef CONFIG_NET_MULTI
346#define CONFIG_NET_MULTI 1
347#endif
348
349#define CONFIG_MII 1 /* MII PHY management */
350
351#define CONFIG_MPC86XX_TSEC1 1
352#define CONFIG_MPC86XX_TSEC1_NAME "eTSEC1"
353#define CONFIG_MPC86XX_TSEC2 1
354#define CONFIG_MPC86XX_TSEC2_NAME "eTSEC2"
355#define CONFIG_MPC86XX_TSEC3 1
356#define CONFIG_MPC86XX_TSEC3_NAME "eTSEC3"
357#define CONFIG_MPC86XX_TSEC4 1
358#define CONFIG_MPC86XX_TSEC4_NAME "eTSEC4"
359
Jon Loeligerdebb7352006-04-26 17:58:56 -0500360#define TSEC1_PHY_ADDR 0
361#define TSEC2_PHY_ADDR 1
362#define TSEC3_PHY_ADDR 2
363#define TSEC4_PHY_ADDR 3
364#define TSEC1_PHYIDX 0
365#define TSEC2_PHYIDX 0
366#define TSEC3_PHYIDX 0
367#define TSEC4_PHYIDX 0
368
369#define CONFIG_ETHPRIME "eTSEC1"
370
371#endif /* CONFIG_TSEC_ENET */
372
373
Jon Loeliger586d1d52006-05-19 13:22:44 -0500374/*
375 * BAT0 2G Cacheable, non-guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500376 * 0x0000_0000 2G DDR
377 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500378#define CFG_DBAT0L ( BATL_PP_RW | BATL_CACHEINHIBIT \
379 | BATL_GUARDEDSTORAGE | BATL_MEMCOHERENCE )
Jon Loeliger586d1d52006-05-19 13:22:44 -0500380#define CFG_DBAT0U ( BATU_BL_2G | BATU_VS | BATU_VP )
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500381#define CFG_IBAT0L ( BATL_PP_RW | BATL_CACHEINHIBIT | BATL_MEMCOHERENCE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500382#define CFG_IBAT0U CFG_DBAT0U
383
Jon Loeliger586d1d52006-05-19 13:22:44 -0500384/*
385 * BAT1 1G Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500386 * 0x8000_0000 512M PCI-Express 1 Memory
387 * 0xa000_0000 512M PCI-Express 2 Memory
Jon Loeliger586d1d52006-05-19 13:22:44 -0500388 * Changed it for operating from 0xd0000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500389 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500390#define CFG_DBAT1L ( CFG_PCI1_MEM_BASE | BATL_PP_RW \
391 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500392#define CFG_DBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
393#define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
394#define CFG_IBAT1U CFG_DBAT1U
395
Jon Loeliger586d1d52006-05-19 13:22:44 -0500396/*
397 * BAT2 512M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500398 * 0xc000_0000 512M RapidIO Memory
399 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500400#define CFG_DBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW \
401 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500402#define CFG_DBAT2U (CFG_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
403#define CFG_IBAT2L (CFG_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
404#define CFG_IBAT2U CFG_DBAT2U
405
Jon Loeliger586d1d52006-05-19 13:22:44 -0500406/*
407 * BAT3 4M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500408 * 0xf800_0000 4M CCSR
409 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500410#define CFG_DBAT3L ( CFG_CCSRBAR | BATL_PP_RW \
411 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500412#define CFG_DBAT3U (CFG_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
413#define CFG_IBAT3L (CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
414#define CFG_IBAT3U CFG_DBAT3U
415
Jon Loeliger586d1d52006-05-19 13:22:44 -0500416/*
417 * BAT4 32M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500418 * 0xe200_0000 16M PCI-Express 1 I/O
419 * 0xe300_0000 16M PCI-Express 2 I/0
Jon Loeliger586d1d52006-05-19 13:22:44 -0500420 * Note that this is at 0xe0000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500421 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500422#define CFG_DBAT4L ( CFG_PCI1_IO_BASE | BATL_PP_RW \
423 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500424#define CFG_DBAT4U (CFG_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
425#define CFG_IBAT4L (CFG_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
426#define CFG_IBAT4U CFG_DBAT4U
427
Jon Loeliger586d1d52006-05-19 13:22:44 -0500428/*
429 * BAT5 128K Cacheable, non-guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500430 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
431 */
432#define CFG_DBAT5L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
433#define CFG_DBAT5U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
434#define CFG_IBAT5L CFG_DBAT5L
435#define CFG_IBAT5U CFG_DBAT5U
436
Jon Loeliger586d1d52006-05-19 13:22:44 -0500437/*
438 * BAT6 32M Cache-inhibited, guarded
Jon Loeligerdebb7352006-04-26 17:58:56 -0500439 * 0xfe00_0000 32M FLASH
440 */
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800441#define CFG_DBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500442 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800443#define CFG_DBAT6U ((CFG_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
444#define CFG_IBAT6L ((CFG_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500445#define CFG_IBAT6U CFG_DBAT6U
446
Jon Loeligerdebb7352006-04-26 17:58:56 -0500447#define CFG_DBAT7L 0x00000000
448#define CFG_DBAT7U 0x00000000
449#define CFG_IBAT7L 0x00000000
450#define CFG_IBAT7U 0x00000000
451
452
453
454
455/*
456 * Environment
457 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500458#ifndef CFG_RAMBOOT
459 #define CFG_ENV_IS_IN_FLASH 1
460 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
Jon Loeliger586d1d52006-05-19 13:22:44 -0500461 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500462 #define CFG_ENV_SIZE 0x2000
463#else
464 #define CFG_NO_FLASH 1 /* Flash is not usable now */
465 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
466 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
467 #define CFG_ENV_SIZE 0x2000
468#endif
Jon Loeligerdebb7352006-04-26 17:58:56 -0500469
470#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
471#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
472
473#if defined(CFG_RAMBOOT)
474 #if defined(CONFIG_PCI)
475 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
476 | CFG_CMD_PING \
477 | CFG_CMD_PCI \
478 | CFG_CMD_I2C) \
479 & \
480 ~(CFG_CMD_ENV \
481 | CFG_CMD_IMLS \
482 | CFG_CMD_FLASH \
483 | CFG_CMD_LOADS))
484 #else
485 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
486 | CFG_CMD_PING \
487 | CFG_CMD_I2C) \
488 & \
489 ~(CFG_CMD_ENV \
490 | CFG_CMD_IMLS \
491 | CFG_CMD_FLASH \
492 | CFG_CMD_LOADS))
493 #endif
494#else
495 #if defined(CONFIG_PCI)
496 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
497 | CFG_CMD_PCI \
498 | CFG_CMD_PING \
499 | CFG_CMD_I2C)
500 #else
501 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
502 | CFG_CMD_PING \
503 | CFG_CMD_I2C)
504 #endif
505#endif
506
507#include <cmd_confdefs.h>
508
509#undef CONFIG_WATCHDOG /* watchdog disabled */
510
511/*
512 * Miscellaneous configurable options
513 */
514#define CFG_LONGHELP /* undef to save memory */
515#define CFG_LOAD_ADDR 0x2000000 /* default load address */
516#define CFG_PROMPT "=> " /* Monitor Command Prompt */
517
518#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
519 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
520#else
521 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
522#endif
523
524#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
525#define CFG_MAXARGS 16 /* max number of command args */
526#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
527#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
528
529/*
530 * For booting Linux, the board info and command line data
531 * have to be in the first 8 MB of memory, since this is
532 * the maximum mapped by the Linux kernel during initialization.
533 */
534#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
535
536/* Cache Configuration */
537#define CFG_DCACHE_SIZE 32768
538#define CFG_CACHELINE_SIZE 32
539#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
540#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
541#endif
542
543/*
544 * Internal Definitions
545 *
546 * Boot Flags
547 */
548#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
549#define BOOTFLAG_WARM 0x02 /* Software reboot */
550
551#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
552#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
553#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
554#endif
555
556
557/*
558 * Environment Configuration
559 */
560
561/* The mac addresses for all ethernet interface */
562#if defined(CONFIG_TSEC_ENET)
563#define CONFIG_ETHADDR 00:E0:0C:00:00:01
564#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
565#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
566#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
567#endif
568
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500569#define CONFIG_HAS_ETH1 1
570#define CONFIG_HAS_ETH2 1
571#define CONFIG_HAS_ETH3 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500572
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500573#define CONFIG_IPADDR 192.168.1.100
Jon Loeligerdebb7352006-04-26 17:58:56 -0500574
575#define CONFIG_HOSTNAME unknown
576#define CONFIG_ROOTPATH /opt/nfsroot
577#define CONFIG_BOOTFILE uImage
578
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500579#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500580#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500581#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerdebb7352006-04-26 17:58:56 -0500582
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500583/* default location for tftp and bootm */
584#define CONFIG_LOADADDR 1000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500585
586#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500587#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500588
589#define CONFIG_BAUDRATE 115200
590
591#define CONFIG_EXTRA_ENV_SETTINGS \
592 "netdev=eth0\0" \
593 "consoledev=ttyS0\0" \
594 "ramdiskaddr=400000\0" \
595 "ramdiskfile=your.ramdisk.u-boot\0" \
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500596 "pex0=echo ---------------------------; echo --------- PCI EXPRESS -----\0"\
Jon Loeligerdebb7352006-04-26 17:58:56 -0500597 "pexstat=mw f8008000 84000004; echo -expect:- 16000000; md f8008004 1\0" \
598 "pex1=pci write 1.0.0 4 146; pci write 1.0.0 10 80000000\0" \
599 "pexd=echo -expect:- xxx01002 00100146; pci display 1.0.0 0 2\0" \
600 "pex=run pexstat; run pex1; run pexd\0" \
601 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
602 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
603 "maxcpus=2"
604
605
606#define CONFIG_NFSBOOTCOMMAND \
607 "setenv bootargs root=/dev/nfs rw " \
608 "nfsroot=$serverip:$rootpath " \
609 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
610 "console=$consoledev,$baudrate $othbootargs;" \
611 "tftp $loadaddr $bootfile;" \
612 "bootm $loadaddr"
613
614#define CONFIG_RAMBOOTCOMMAND \
615 "setenv bootargs root=/dev/ram rw " \
616 "console=$consoledev,$baudrate $othbootargs;" \
617 "tftp $ramdiskaddr $ramdiskfile;" \
618 "tftp $loadaddr $bootfile;" \
619 "bootm $loadaddr $ramdiskaddr"
620
621#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
622
623#endif /* __CONFIG_H */