blob: 7b6475a5ef3a821d5c2c74f6a712e8be2518901b [file] [log] [blame]
Stefano Babicb9bb0532011-01-20 07:49:52 +00001/*
2 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
3 *
4 * (C) Copyright 2008-2009 Freescale Semiconductor, Inc.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __ASM_ARCH_MX35_H
26#define __ASM_ARCH_MX35_H
27
Benoît Thébaudeau8e99ecd2012-08-13 07:27:58 +000028#define ARCH_MXC
29
Stefano Babicb9bb0532011-01-20 07:49:52 +000030/*
31 * IRAM
32 */
33#define IRAM_BASE_ADDR 0x10000000 /* internal ram */
34#define IRAM_SIZE 0x00020000 /* 128 KB */
35
Stefano Babice6500302012-10-10 21:11:42 +000036#define LOW_LEVEL_SRAM_STACK 0x1001E000
37
Stefano Babicb9bb0532011-01-20 07:49:52 +000038/*
39 * AIPS 1
40 */
41#define AIPS1_BASE_ADDR 0x43F00000
42#define AIPS1_CTRL_BASE_ADDR AIPS1_BASE_ADDR
43#define MAX_BASE_ADDR 0x43F04000
44#define EVTMON_BASE_ADDR 0x43F08000
45#define CLKCTL_BASE_ADDR 0x43F0C000
Troy Kiskyde6f6042012-04-24 17:33:25 +000046#define I2C1_BASE_ADDR 0x43F80000
Stefano Babicb9bb0532011-01-20 07:49:52 +000047#define I2C3_BASE_ADDR 0x43F84000
48#define ATA_BASE_ADDR 0x43F8C000
Stefano Babic40f6fff2011-11-22 15:22:39 +010049#define UART1_BASE 0x43F90000
50#define UART2_BASE 0x43F94000
Stefano Babicb9bb0532011-01-20 07:49:52 +000051#define I2C2_BASE_ADDR 0x43F98000
52#define CSPI1_BASE_ADDR 0x43FA4000
53#define IOMUXC_BASE_ADDR 0x43FAC000
54
55/*
56 * SPBA
57 */
58#define SPBA_BASE_ADDR 0x50000000
Stefano Babic40f6fff2011-11-22 15:22:39 +010059#define UART3_BASE 0x5000C000
Stefano Babicb9bb0532011-01-20 07:49:52 +000060#define CSPI2_BASE_ADDR 0x50010000
61#define ATA_DMA_BASE_ADDR 0x50020000
62#define FEC_BASE_ADDR 0x50038000
63#define SPBA_CTRL_BASE_ADDR 0x5003C000
64
65/*
66 * AIPS 2
67 */
68#define AIPS2_BASE_ADDR 0x53F00000
69#define AIPS2_CTRL_BASE_ADDR AIPS2_BASE_ADDR
70#define CCM_BASE_ADDR 0x53F80000
71#define GPT1_BASE_ADDR 0x53F90000
72#define EPIT1_BASE_ADDR 0x53F94000
73#define EPIT2_BASE_ADDR 0x53F98000
74#define GPIO3_BASE_ADDR 0x53FA4000
75#define MMC_SDHC1_BASE_ADDR 0x53FB4000
76#define MMC_SDHC2_BASE_ADDR 0x53FB8000
77#define MMC_SDHC3_BASE_ADDR 0x53FBC000
78#define IPU_CTRL_BASE_ADDR 0x53FC0000
Stefano Babicb9bb0532011-01-20 07:49:52 +000079#define GPIO1_BASE_ADDR 0x53FCC000
80#define GPIO2_BASE_ADDR 0x53FD0000
81#define SDMA_BASE_ADDR 0x53FD4000
82#define RTC_BASE_ADDR 0x53FD8000
83#define WDOG_BASE_ADDR 0x53FDC000
84#define PWM_BASE_ADDR 0x53FE0000
85#define RTIC_BASE_ADDR 0x53FEC000
86#define IIM_BASE_ADDR 0x53FF0000
87
88#define IMX_CCM_BASE CCM_BASE_ADDR
89
90/*
91 * ROMPATCH and AVIC
92 */
93#define ROMPATCH_BASE_ADDR 0x60000000
94#define AVIC_BASE_ADDR 0x68000000
95
96/*
97 * NAND, SDRAM, WEIM, M3IF, EMI controllers
98 */
99#define EXT_MEM_CTRL_BASE 0xB8000000
100#define ESDCTL_BASE_ADDR 0xB8001000
101#define WEIM_BASE_ADDR 0xB8002000
102#define WEIM_CTRL_CS0 WEIM_BASE_ADDR
103#define WEIM_CTRL_CS1 (WEIM_BASE_ADDR + 0x10)
104#define WEIM_CTRL_CS2 (WEIM_BASE_ADDR + 0x20)
105#define WEIM_CTRL_CS3 (WEIM_BASE_ADDR + 0x30)
106#define WEIM_CTRL_CS4 (WEIM_BASE_ADDR + 0x40)
107#define WEIM_CTRL_CS5 (WEIM_BASE_ADDR + 0x50)
108#define M3IF_BASE_ADDR 0xB8003000
109#define EMI_BASE_ADDR 0xB8004000
110
111#define NFC_BASE_ADDR 0xBB000000
112
113/*
114 * Memory regions and CS
115 */
116#define IPU_MEM_BASE_ADDR 0x70000000
117#define CSD0_BASE_ADDR 0x80000000
118#define CSD1_BASE_ADDR 0x90000000
119#define CS0_BASE_ADDR 0xA0000000
120#define CS1_BASE_ADDR 0xA8000000
121#define CS2_BASE_ADDR 0xB0000000
122#define CS3_BASE_ADDR 0xB2000000
123#define CS4_BASE_ADDR 0xB4000000
124#define CS5_BASE_ADDR 0xB6000000
125
126/*
127 * IRQ Controller Register Definitions.
128 */
129#define AVIC_NIMASK 0x04
130#define AVIC_INTTYPEH 0x18
131#define AVIC_INTTYPEL 0x1C
132
133/* L210 */
134#define L2CC_BASE_ADDR 0x30000000
135#define L2_CACHE_LINE_SIZE 32
136#define L2_CACHE_CTL_REG 0x100
137#define L2_CACHE_AUX_CTL_REG 0x104
138#define L2_CACHE_SYNC_REG 0x730
139#define L2_CACHE_INV_LINE_REG 0x770
140#define L2_CACHE_INV_WAY_REG 0x77C
141#define L2_CACHE_CLEAN_LINE_REG 0x7B0
142#define L2_CACHE_CLEAN_INV_LINE_REG 0x7F0
143#define L2_CACHE_DBG_CTL_REG 0xF40
144
145#define CLKMODE_AUTO 0
146#define CLKMODE_CONSUMER 1
147
148#define PLL_PD(x) (((x) & 0xf) << 26)
149#define PLL_MFD(x) (((x) & 0x3ff) << 16)
150#define PLL_MFI(x) (((x) & 0xf) << 10)
151#define PLL_MFN(x) (((x) & 0x3ff) << 0)
152
Stefano Babic9d940442011-08-05 09:11:11 +0200153#define _PLL_BRM(x) ((x) << 31)
154#define _PLL_PD(x) (((x) - 1) << 26)
155#define _PLL_MFD(x) (((x) - 1) << 16)
156#define _PLL_MFI(x) ((x) << 10)
157#define _PLL_MFN(x) (x)
158#define _PLL_SETTING(brm, pd, mfd, mfi, mfn) \
159 (_PLL_BRM(brm) | _PLL_PD(pd) | _PLL_MFD(mfd) | _PLL_MFI(mfi) |\
160 _PLL_MFN(mfn))
161
162#define CCM_MPLL_532_HZ _PLL_SETTING(1, 1, 12, 11, 1)
163#define CCM_MPLL_399_HZ _PLL_SETTING(0, 1, 16, 8, 5)
164#define CCM_PPLL_300_HZ _PLL_SETTING(0, 1, 4, 6, 1)
165
Stefano Babicb9bb0532011-01-20 07:49:52 +0000166#define CSCR_U(x) (WEIM_CTRL_CS#x + 0)
167#define CSCR_L(x) (WEIM_CTRL_CS#x + 4)
168#define CSCR_A(x) (WEIM_CTRL_CS#x + 8)
169
170#define IIM_SREV 0x24
171#define ROMPATCH_REV 0x40
172
173#define IPU_CONF IPU_CTRL_BASE_ADDR
174
175#define IPU_CONF_PXL_ENDIAN (1<<8)
176#define IPU_CONF_DU_EN (1<<7)
177#define IPU_CONF_DI_EN (1<<6)
178#define IPU_CONF_ADC_EN (1<<5)
179#define IPU_CONF_SDC_EN (1<<4)
180#define IPU_CONF_PF_EN (1<<3)
181#define IPU_CONF_ROT_EN (1<<2)
182#define IPU_CONF_IC_EN (1<<1)
Benoît Thébaudeauf2d3ae02012-08-14 03:33:52 +0000183#define IPU_CONF_CSI_EN (1<<0)
Stefano Babicb9bb0532011-01-20 07:49:52 +0000184
Eric Nelson08c61a52012-01-31 07:52:03 +0000185/*
186 * CSPI register definitions
187 */
188#define MXC_CSPI
189#define MXC_CSPICTRL_EN (1 << 0)
190#define MXC_CSPICTRL_MODE (1 << 1)
191#define MXC_CSPICTRL_XCH (1 << 2)
192#define MXC_CSPICTRL_SMC (1 << 3)
193#define MXC_CSPICTRL_POL (1 << 4)
194#define MXC_CSPICTRL_PHA (1 << 5)
195#define MXC_CSPICTRL_SSCTL (1 << 6)
196#define MXC_CSPICTRL_SSPOL (1 << 7)
197#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
198#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
199#define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
200#define MXC_CSPICTRL_TC (1 << 7)
201#define MXC_CSPICTRL_RXOVF (1 << 6)
202#define MXC_CSPICTRL_MAXBITS 0xfff
203#define MXC_CSPIPERIOD_32KHZ (1 << 15)
204#define MAX_SPI_BYTES 4
205
206#define MXC_SPI_BASE_ADDRESSES \
207 0x43fa4000, \
208 0x50010000,
209
Stefano Babicb9bb0532011-01-20 07:49:52 +0000210#define GPIO_PORT_NUM 3
211#define GPIO_NUM_PIN 32
212
213#define CHIP_REV_1_0 0x10
214#define CHIP_REV_2_0 0x20
215
216#define BOARD_REV_1_0 0x0
217#define BOARD_REV_2_0 0x1
218
219#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
220#include <asm/types.h>
221
Stefano Babicb9bb0532011-01-20 07:49:52 +0000222/* Clock Control Module (CCM) registers */
223struct ccm_regs {
224 u32 ccmr; /* Control */
225 u32 pdr0; /* Post divider 0 */
226 u32 pdr1; /* Post divider 1 */
227 u32 pdr2; /* Post divider 2 */
228 u32 pdr3; /* Post divider 3 */
229 u32 pdr4; /* Post divider 4 */
230 u32 rcsr; /* CCM Status */
231 u32 mpctl; /* Core PLL Control */
232 u32 ppctl; /* Peripheral PLL Control */
233 u32 acmr; /* Audio clock mux */
234 u32 cosr; /* Clock out source */
235 u32 cgr0; /* Clock Gating Control 0 */
236 u32 cgr1; /* Clock Gating Control 1 */
237 u32 cgr2; /* Clock Gating Control 2 */
238 u32 cgr3; /* Clock Gating Control 3 */
239 u32 reserved;
240 u32 dcvr0; /* DPTC Comparator 0 */
241 u32 dcvr1; /* DPTC Comparator 0 */
242 u32 dcvr2; /* DPTC Comparator 0 */
243 u32 dcvr3; /* DPTC Comparator 0 */
244 u32 ltr0; /* Load Tracking 0 */
245 u32 ltr1; /* Load Tracking 1 */
246 u32 ltr2; /* Load Tracking 2 */
247 u32 ltr3; /* Load Tracking 3 */
248 u32 ltbr0; /* Load Tracking Buffer 0 */
249};
250
251/* IIM control registers */
252struct iim_regs {
253 u32 iim_stat;
254 u32 iim_statm;
255 u32 iim_err;
256 u32 iim_emask;
257 u32 iim_fctl;
258 u32 iim_ua;
259 u32 iim_la;
260 u32 iim_sdat;
261 u32 iim_prev;
262 u32 iim_srev;
263 u32 iim_prog_p;
264 u32 iim_scs0;
265 u32 iim_scs1;
266 u32 iim_scs2;
267 u32 iim_scs3;
268};
269
270/* General Purpose Timer (GPT) registers */
271struct gpt_regs {
272 u32 ctrl; /* control */
273 u32 pre; /* prescaler */
274 u32 stat; /* status */
275 u32 intr; /* interrupt */
276 u32 cmp[3]; /* output compare 1-3 */
277 u32 capt[2]; /* input capture 1-2 */
278 u32 counter; /* counter */
279};
280
Stefano Babicac87c172011-01-19 22:46:33 +0000281/* CSPI registers */
282struct cspi_regs {
283 u32 rxdata;
284 u32 txdata;
285 u32 ctrl;
286 u32 intr;
287 u32 dma;
288 u32 stat;
289 u32 period;
290 u32 test;
291};
292
Stefano Babicb9bb0532011-01-20 07:49:52 +0000293/* Watchdog Timer (WDOG) registers */
294struct wdog_regs {
295 u16 wcr; /* Control */
296 u16 wsr; /* Service */
297 u16 wrsr; /* Reset Status */
298 u16 wicr; /* Interrupt Control */
299 u16 wmcr; /* Misc Control */
300};
301
Stefano Babic9d940442011-08-05 09:11:11 +0200302struct esdc_regs {
303 u32 esdctl0;
304 u32 esdcfg0;
305 u32 esdctl1;
306 u32 esdcfg1;
307 u32 esdmisc;
308 u32 reserved[4];
309 u32 esdcdly[5];
310 u32 esdcdlyl;
311};
312
313#define ESDC_MISC_RST (1 << 1)
314#define ESDC_MISC_MDDR_EN (1 << 2)
315#define ESDC_MISC_MDDR_DL_RST (1 << 3)
316#define ESDC_MISC_DDR_EN (1 << 8)
317#define ESDC_MISC_DDR2_EN (1 << 9)
318
Benoît Thébaudeaub809b3a2012-08-14 11:03:59 +0000319/* Multi-Layer AHB Crossbar Switch (MAX) registers */
320struct max_regs {
321 u32 mpr0;
322 u32 pad00[3];
323 u32 sgpcr0;
324 u32 pad01[59];
325 u32 mpr1;
326 u32 pad02[3];
327 u32 sgpcr1;
328 u32 pad03[59];
329 u32 mpr2;
330 u32 pad04[3];
331 u32 sgpcr2;
332 u32 pad05[59];
333 u32 mpr3;
334 u32 pad06[3];
335 u32 sgpcr3;
336 u32 pad07[59];
337 u32 mpr4;
338 u32 pad08[3];
339 u32 sgpcr4;
340 u32 pad09[251];
341 u32 mgpcr0;
342 u32 pad10[63];
343 u32 mgpcr1;
344 u32 pad11[63];
345 u32 mgpcr2;
346 u32 pad12[63];
347 u32 mgpcr3;
348 u32 pad13[63];
349 u32 mgpcr4;
350 u32 pad14[63];
351 u32 mgpcr5;
352};
353
354/* AHB <-> IP-Bus Interface (AIPS) */
355struct aips_regs {
356 u32 mpr_0_7;
357 u32 mpr_8_15;
358 u32 pad0[6];
359 u32 pacr_0_7;
360 u32 pacr_8_15;
361 u32 pacr_16_23;
362 u32 pacr_24_31;
363 u32 pad1[4];
364 u32 opacr_0_7;
365 u32 opacr_8_15;
366 u32 opacr_16_23;
367 u32 opacr_24_31;
368 u32 opacr_32_39;
369};
370
Stefano Babicb9bb0532011-01-20 07:49:52 +0000371/*
372 * NFMS bit in RCSR register for pagesize of nandflash
373 */
374#define NFMS_BIT 8
375#define NFMS_NF_DWIDTH 14
376#define NFMS_NF_PG_SZ 8
377
378#define CCM_RCSR_NF_16BIT_SEL (1 << 14)
379
Stefano Babicb9bb0532011-01-20 07:49:52 +0000380#endif
381#endif /* __ASM_ARCH_MX35_H */