blob: 6453ab79527d5904809911061ecaa6d7f6b32906 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5095ee02014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5095ee02014-09-08 14:08:45 +02004 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02007
Simon Glass1af3c7f2020-05-10 11:40:09 -06008#include <linux/stringify.h>
9
Pavel Machek5095ee02014-09-08 14:08:45 +020010/*
Pavel Machek5095ee02014-09-08 14:08:45 +020011 * Memory configurations
12 */
Pavel Machek5095ee02014-09-08 14:08:45 +020013#define PHYS_SDRAM_1 0x0
Ley Foon Tan1b259402017-04-26 02:44:46 +080014#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5095ee02014-09-08 14:08:45 +020015#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Ley Foon Tan4f17f292020-03-06 16:55:19 +080016#define CONFIG_SYS_INIT_RAM_SIZE SOCFPGA_PHYS_OCRAM_SIZE
Ley Foon Tan1b259402017-04-26 02:44:46 +080017#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
18#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
Simon Goldschmidt4399e482019-04-09 21:02:04 +020019/* SPL memory allocation configuration, this is for FAT implementation */
Ley Foon Tan4f17f292020-03-06 16:55:19 +080020#define CONFIG_SYS_INIT_RAM_SIZE (SOCFPGA_PHYS_OCRAM_SIZE - \
21 CONFIG_SYS_SPL_MALLOC_SIZE)
Ley Foon Tan1b259402017-04-26 02:44:46 +080022#endif
Stefan Roesef457c522018-10-30 10:00:22 +010023
24/*
25 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
26 * SRAM as bootcounter storage. Make sure to not put the stack directly
27 * at this address to not overwrite the bootcounter by checking, if the
28 * bootcounter address is located in the internal SRAM.
29 */
30#if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
31 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
32 CONFIG_SYS_INIT_RAM_SIZE)))
Stefan Roesef457c522018-10-30 10:00:22 +010033#endif
Pavel Machek5095ee02014-09-08 14:08:45 +020034
Simon Goldschmidt4399e482019-04-09 21:02:04 +020035/*
36 * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc
37 * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage
38 * in U-Boot pre-reloc is higher than in SPL.
39 */
Simon Goldschmidt4399e482019-04-09 21:02:04 +020040
Pavel Machek5095ee02014-09-08 14:08:45 +020041#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5095ee02014-09-08 14:08:45 +020042
43/*
44 * U-Boot general configurations
45 */
Pavel Machek5095ee02014-09-08 14:08:45 +020046 /* Print buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020047
48/*
49 * Cache
50 */
Pavel Machek5095ee02014-09-08 14:08:45 +020051#define CONFIG_SYS_L2_PL310
52#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
53
54/*
55 * Ethernet on SoC (EMAC)
56 */
Marek Vasutf7917322018-04-23 01:26:10 +020057#ifdef CONFIG_CMD_NET
Pavel Machek5095ee02014-09-08 14:08:45 +020058#define CONFIG_DW_ALTDESCRIPTOR
Pavel Machek5095ee02014-09-08 14:08:45 +020059#endif
60
61/*
62 * FPGA Driver
63 */
64#ifdef CONFIG_CMD_FPGA
Pavel Machek5095ee02014-09-08 14:08:45 +020065#define CONFIG_FPGA_COUNT 1
66#endif
Tien Fong Chee9af91b72017-07-26 13:05:44 +080067
Pavel Machek5095ee02014-09-08 14:08:45 +020068/*
69 * L4 OSC1 Timer 0
70 */
Marek Vasut331c3722018-08-18 16:00:31 +020071#ifndef CONFIG_TIMER
Pavel Machek5095ee02014-09-08 14:08:45 +020072#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
73#define CONFIG_SYS_TIMER_COUNTS_DOWN
74#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Marek Vasutc808ab42020-02-15 14:10:02 +010075#ifndef CONFIG_SYS_TIMER_RATE
Pavel Machek5095ee02014-09-08 14:08:45 +020076#define CONFIG_SYS_TIMER_RATE 25000000
Marek Vasut331c3722018-08-18 16:00:31 +020077#endif
Marek Vasutc808ab42020-02-15 14:10:02 +010078#endif
Pavel Machek5095ee02014-09-08 14:08:45 +020079
80/*
81 * L4 Watchdog
82 */
Pavel Machek5095ee02014-09-08 14:08:45 +020083#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
84#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Pavel Machek5095ee02014-09-08 14:08:45 +020085
86/*
87 * MMC Driver
88 */
89#ifdef CONFIG_CMD_MMC
Pavel Machek5095ee02014-09-08 14:08:45 +020090/* FIXME */
91/* using smaller max blk cnt to avoid flooding the limited stack we have */
92#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
93#endif
94
Stefan Roese7fb0f592014-11-07 12:37:52 +010095/*
Marek Vasutc339ea52015-12-20 04:00:46 +010096 * NAND Support
97 */
98#ifdef CONFIG_NAND_DENALI
99#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasutc339ea52015-12-20 04:00:46 +0100100#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
101#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasutc339ea52015-12-20 04:00:46 +0100102#endif
103
104/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200105 * USB
106 */
Marek Vasut20cadbb2014-10-24 23:34:25 +0200107
108/*
Marek Vasut0223a952014-11-04 04:25:09 +0100109 * USB Gadget (DFU, UMS)
110 */
111#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut0223a952014-11-04 04:25:09 +0100112#define DFU_DEFAULT_POLL_TIMEOUT 300
113
114/* USB IDs */
Sam Protsenkoe6c0bc02016-04-13 14:20:30 +0300115#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
116#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut0223a952014-11-04 04:25:09 +0100117#endif
118
119/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200120 * U-Boot environment
121 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200122
Chin Liang See79cc48e2015-12-21 21:02:45 +0800123/* Environment for SDMMC boot */
Chin Liang See79cc48e2015-12-21 21:02:45 +0800124
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800125/* Environment for QSPI boot */
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800126
Pavel Machek5095ee02014-09-08 14:08:45 +0200127/*
128 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200129 *
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800130 * SRAM Memory layout for gen 5:
Marek Vasut34584d12014-10-16 12:25:40 +0200131 *
132 * 0xFFFF_0000 ...... Start of SRAM
133 * 0xFFFF_xxxx ...... Top of stack (grows down)
Simon Goldschmidt798baf72019-04-09 21:02:03 +0200134 * 0xFFFF_yyyy ...... Global Data
135 * 0xFFFF_zzzz ...... Malloc area
136 * 0xFFFF_FFFF ...... End of SRAM
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800137 *
138 * SRAM Memory layout for Arria 10:
139 * 0xFFE0_0000 ...... Start of SRAM (bottom)
140 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
141 * 0xFFEy_yyyy ...... Global Data
142 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
143 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5095ee02014-09-08 14:08:45 +0200144 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200145
Marek Vasut346d6f52015-07-21 07:50:03 +0200146/* SPL QSPI boot support */
Marek Vasut346d6f52015-07-21 07:50:03 +0200147
Marek Vasutc339ea52015-12-20 04:00:46 +0100148/* SPL NAND boot support */
Marek Vasutc339ea52015-12-20 04:00:46 +0100149
Dalon Westergreen451e8242017-04-13 07:30:29 -0700150/* Extra Environment */
151#ifndef CONFIG_SPL_BUILD
Dalon Westergreen451e8242017-04-13 07:30:29 -0700152
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100153#ifdef CONFIG_CMD_DHCP
154#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
155#else
156#define BOOT_TARGET_DEVICES_DHCP(func)
157#endif
158
Joe Hershberger86271b32018-04-13 15:26:40 -0500159#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700160#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
161#else
162#define BOOT_TARGET_DEVICES_PXE(func)
163#endif
164
165#ifdef CONFIG_CMD_MMC
166#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
167#else
168#define BOOT_TARGET_DEVICES_MMC(func)
169#endif
170
171#define BOOT_TARGET_DEVICES(func) \
172 BOOT_TARGET_DEVICES_MMC(func) \
173 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100174 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700175
176#include <config_distro_bootcmd.h>
177
178#ifndef CONFIG_EXTRA_ENV_SETTINGS
179#define CONFIG_EXTRA_ENV_SETTINGS \
180 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
181 "bootm_size=0xa000000\0" \
182 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
183 "fdt_addr_r=0x02000000\0" \
184 "scriptaddr=0x02100000\0" \
185 "pxefile_addr_r=0x02200000\0" \
186 "ramdisk_addr_r=0x02300000\0" \
Simon Goldschmidt4b2e32e2019-03-01 20:12:31 +0100187 "socfpga_legacy_reset_compat=1\0" \
Dalon Westergreen451e8242017-04-13 07:30:29 -0700188 BOOTENV
189
190#endif
191#endif
192
Dinh Nguyen48275c92015-12-03 16:05:59 -0600193#endif /* __CONFIG_SOCFPGA_COMMON_H__ */