blob: 8d6934e32490dd44b31acddf09b54a1b2a05cdcc [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +02001/*
2 * [origin: Linux kernel linux/arch/arm/mach-at91/clock.c]
3 *
4 * Copyright (C) 2005 David Brownell
5 * Copyright (C) 2005 Ivan Kokshaysky
6 * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +02009 */
10
Reinhard Meyer5dca7102010-10-05 16:54:35 +020011#include <common.h>
Reinhard Meyer86592f62010-11-07 13:26:14 +010012#include <asm/io.h>
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020013#include <asm/arch/hardware.h>
14#include <asm/arch/at91_pmc.h>
15#include <asm/arch/clk.h>
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020016
Reinhard Meyer5dca7102010-10-05 16:54:35 +020017#if !defined(CONFIG_AT91FAMILY)
18# error You need to define CONFIG_AT91FAMILY in your board config!
19#endif
20
21DECLARE_GLOBAL_DATA_PTR;
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020022
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020023static unsigned long at91_css_to_rate(unsigned long css)
24{
25 switch (css) {
Jens Scharsig0cf0b932010-02-03 22:46:58 +010026 case AT91_PMC_MCKR_CSS_SLOW:
Reinhard Meyer9f3fe902010-11-03 15:39:55 +010027 return CONFIG_SYS_AT91_SLOW_CLOCK;
Jens Scharsig0cf0b932010-02-03 22:46:58 +010028 case AT91_PMC_MCKR_CSS_MAIN:
Simon Glassf47e6ec2012-12-13 20:48:31 +000029 return gd->arch.main_clk_rate_hz;
Jens Scharsig0cf0b932010-02-03 22:46:58 +010030 case AT91_PMC_MCKR_CSS_PLLA:
Simon Glassf47e6ec2012-12-13 20:48:31 +000031 return gd->arch.plla_rate_hz;
Jens Scharsig0cf0b932010-02-03 22:46:58 +010032 case AT91_PMC_MCKR_CSS_PLLB:
Simon Glassf47e6ec2012-12-13 20:48:31 +000033 return gd->arch.pllb_rate_hz;
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020034 }
35
36 return 0;
37}
38
39#ifdef CONFIG_USB_ATMEL
40static unsigned at91_pll_calc(unsigned main_freq, unsigned out_freq)
41{
42 unsigned i, div = 0, mul = 0, diff = 1 << 30;
43 unsigned ret = (out_freq > 155000000) ? 0xbe00 : 0x3e00;
44
45 /* PLL output max 240 MHz (or 180 MHz per errata) */
46 if (out_freq > 240000000)
47 goto fail;
48
49 for (i = 1; i < 256; i++) {
50 int diff1;
51 unsigned input, mul1;
52
53 /*
54 * PLL input between 1MHz and 32MHz per spec, but lower
55 * frequences seem necessary in some cases so allow 100K.
56 * Warning: some newer products need 2MHz min.
57 */
58 input = main_freq / i;
59#if defined(CONFIG_AT91SAM9G20)
60 if (input < 2000000)
61 continue;
62#endif
63 if (input < 100000)
64 continue;
65 if (input > 32000000)
66 continue;
67
68 mul1 = out_freq / input;
69#if defined(CONFIG_AT91SAM9G20)
70 if (mul > 63)
71 continue;
72#endif
73 if (mul1 > 2048)
74 continue;
75 if (mul1 < 2)
76 goto fail;
77
78 diff1 = out_freq - input * mul1;
79 if (diff1 < 0)
80 diff1 = -diff1;
81 if (diff > diff1) {
82 diff = diff1;
83 div = i;
84 mul = mul1;
85 if (diff == 0)
86 break;
87 }
88 }
89 if (i == 256 && diff > (out_freq >> 5))
90 goto fail;
91 return ret | ((mul - 1) << 16) | div;
92fail:
93 return 0;
94}
Daniel Gorsulowskia1e5f932009-04-23 15:37:16 +020095#endif
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020096
97static u32 at91_pll_rate(u32 freq, u32 reg)
98{
99 unsigned mul, div;
100
101 div = reg & 0xff;
102 mul = (reg >> 16) & 0x7ff;
103 if (div && mul) {
104 freq /= div;
105 freq *= mul + 1;
106 } else
107 freq = 0;
108
109 return freq;
110}
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200111
112int at91_clock_init(unsigned long main_clock)
113{
114 unsigned freq, mckr;
Reinhard Meyer9f3fe902010-11-03 15:39:55 +0100115 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Achim Ehrlich7c966a82010-02-24 10:29:16 +0100116#ifndef CONFIG_SYS_AT91_MAIN_CLOCK
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200117 unsigned tmp;
118 /*
119 * When the bootloader initialized the main oscillator correctly,
120 * there's no problem using the cycle counter. But if it didn't,
121 * or when using oscillator bypass mode, we must be told the speed
122 * of the main clock.
123 */
124 if (!main_clock) {
125 do {
Jens Scharsig7cedb292010-02-14 12:20:43 +0100126 tmp = readl(&pmc->mcfr);
127 } while (!(tmp & AT91_PMC_MCFR_MAINRDY));
128 tmp &= AT91_PMC_MCFR_MAINF_MASK;
Reinhard Meyer9f3fe902010-11-03 15:39:55 +0100129 main_clock = tmp * (CONFIG_SYS_AT91_SLOW_CLOCK / 16);
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200130 }
131#endif
Simon Glassf47e6ec2012-12-13 20:48:31 +0000132 gd->arch.main_clk_rate_hz = main_clock;
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200133
134 /* report if PLLA is more than mildly overclocked */
Simon Glassf47e6ec2012-12-13 20:48:31 +0000135 gd->arch.plla_rate_hz = at91_pll_rate(main_clock, readl(&pmc->pllar));
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200136
137#ifdef CONFIG_USB_ATMEL
138 /*
139 * USB clock init: choose 48 MHz PLLB value,
140 * disable 48MHz clock during usb peripheral suspend.
141 *
142 * REVISIT: assumes MCK doesn't derive from PLLB!
143 */
Simon Glassf47e6ec2012-12-13 20:48:31 +0000144 gd->arch.at91_pllb_usb_init = at91_pll_calc(main_clock, 48000000 * 2) |
Jens Scharsig0cf0b932010-02-03 22:46:58 +0100145 AT91_PMC_PLLBR_USBDIV_2;
Simon Glassf47e6ec2012-12-13 20:48:31 +0000146 gd->arch.pllb_rate_hz = at91_pll_rate(main_clock,
147 gd->arch.at91_pllb_usb_init);
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200148#endif
149
150 /*
151 * MCK and CPU derive from one of those primary clocks.
152 * For now, assume this parentage won't change.
153 */
Jens Scharsig0cf0b932010-02-03 22:46:58 +0100154 mckr = readl(&pmc->mckr);
Bo Shenf7fa2f32012-07-05 17:21:46 +0000155#if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) \
Wu, Josh9e336902013-04-16 23:42:44 +0000156 || defined(CONFIG_AT91SAM9N12) || defined(CONFIG_AT91SAM9X5)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200157 /* plla divisor by 2 */
Simon Glassf47e6ec2012-12-13 20:48:31 +0000158 gd->arch.plla_rate_hz /= (1 << ((mckr & 1 << 12) >> 12));
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200159#endif
Simon Glassf47e6ec2012-12-13 20:48:31 +0000160 gd->arch.mck_rate_hz = at91_css_to_rate(mckr & AT91_PMC_MCKR_CSS_MASK);
161 freq = gd->arch.mck_rate_hz;
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200162
Jens Scharsig0cf0b932010-02-03 22:46:58 +0100163 freq /= (1 << ((mckr & AT91_PMC_MCKR_PRES_MASK) >> 2)); /* prescale */
Andreas Bießmannc3a383f2011-06-12 01:49:11 +0000164#if defined(CONFIG_AT91SAM9G20)
Jens Scharsig0cf0b932010-02-03 22:46:58 +0100165 /* mdiv ; (x >> 7) = ((x >> 8) * 2) */
Simon Glassf47e6ec2012-12-13 20:48:31 +0000166 gd->arch.mck_rate_hz = (mckr & AT91_PMC_MCKR_MDIV_MASK) ?
Jens Scharsig0cf0b932010-02-03 22:46:58 +0100167 freq / ((mckr & AT91_PMC_MCKR_MDIV_MASK) >> 7) : freq;
168 if (mckr & AT91_PMC_MCKR_MDIV_MASK)
169 freq /= 2; /* processor clock division */
Bo Shenf7fa2f32012-07-05 17:21:46 +0000170#elif defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) \
Wu, Josh9e336902013-04-16 23:42:44 +0000171 || defined(CONFIG_AT91SAM9N12) || defined(CONFIG_AT91SAM9X5)
Bo Shenf7fa2f32012-07-05 17:21:46 +0000172 /* mdiv <==> divisor
173 * 0 <==> 1
174 * 1 <==> 2
175 * 2 <==> 4
176 * 3 <==> 3
177 */
Simon Glassf47e6ec2012-12-13 20:48:31 +0000178 gd->arch.mck_rate_hz = (mckr & AT91_PMC_MCKR_MDIV_MASK) ==
Asen Dimove99056e2010-03-18 13:46:45 +0200179 (AT91_PMC_MCKR_MDIV_2 | AT91_PMC_MCKR_MDIV_4)
Jens Scharsig0cf0b932010-02-03 22:46:58 +0100180 ? freq / 3
181 : freq / (1 << ((mckr & AT91_PMC_MCKR_MDIV_MASK) >> 8));
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200182#else
Simon Glassf47e6ec2012-12-13 20:48:31 +0000183 gd->arch.mck_rate_hz = freq /
184 (1 << ((mckr & AT91_PMC_MCKR_MDIV_MASK) >> 8));
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200185#endif
Simon Glassf47e6ec2012-12-13 20:48:31 +0000186 gd->arch.cpu_clk_rate_hz = freq;
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200187
Jens Scharsig0cf0b932010-02-03 22:46:58 +0100188 return 0;
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +0200189}
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100190
191#if !defined(AT91_PLL_LOCK_TIMEOUT)
192#define AT91_PLL_LOCK_TIMEOUT 1000000
193#endif
194
195void at91_plla_init(u32 pllar)
196{
197 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100198
199 writel(pllar, &pmc->pllar);
Bo Shen72cb3b62015-03-27 14:23:33 +0800200 while (!(readl(&pmc->sr) & AT91_PMC_LOCKA))
201 ;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100202}
203void at91_pllb_init(u32 pllbr)
204{
205 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100206
207 writel(pllbr, &pmc->pllbr);
Bo Shen72cb3b62015-03-27 14:23:33 +0800208 while (!(readl(&pmc->sr) & AT91_PMC_LOCKB))
209 ;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100210}
211
212void at91_mck_init(u32 mckr)
213{
214 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100215 u32 tmp;
216
217 tmp = readl(&pmc->mckr);
Bo Shen72cb3b62015-03-27 14:23:33 +0800218 tmp &= ~AT91_PMC_MCKR_PRES_MASK;
219 tmp |= mckr & AT91_PMC_MCKR_PRES_MASK;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100220 writel(tmp, &pmc->mckr);
Bo Shen72cb3b62015-03-27 14:23:33 +0800221 while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
222 ;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100223
Bo Shen72cb3b62015-03-27 14:23:33 +0800224 tmp = readl(&pmc->mckr);
225 tmp &= ~AT91_PMC_MCKR_MDIV_MASK;
226 tmp |= mckr & AT91_PMC_MCKR_MDIV_MASK;
227 writel(tmp, &pmc->mckr);
228 while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
229 ;
230
231 tmp = readl(&pmc->mckr);
232 tmp &= ~AT91_PMC_MCKR_PLLADIV_MASK;
233 tmp |= mckr & AT91_PMC_MCKR_PLLADIV_MASK;
234 writel(tmp, &pmc->mckr);
235 while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
236 ;
237
238 tmp = readl(&pmc->mckr);
239 tmp &= ~AT91_PMC_MCKR_CSS_MASK;
240 tmp |= mckr & AT91_PMC_MCKR_CSS_MASK;
241 writel(tmp, &pmc->mckr);
242 while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
243 ;
Heiko Schocher5abc00d2014-10-31 08:31:04 +0100244}
245
246void at91_periph_clk_enable(int id)
247{
248 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
249
250 writel(1 << id, &pmc->pcer);
251}