blob: c7a17f7a49d3809693e047f4975125f34f1886fe [file] [log] [blame]
Stefano Babicd81b27a2012-10-10 21:11:46 +00001/*
2 * (C) Copyright 2011, Stefano Babic <sbabic@denx.de>
3 *
4 * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5 *
6 * Configuration for the woodburn board.
7 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
Stefano Babicd81b27a2012-10-10 21:11:46 +00009 */
10
11#ifndef __WOODBURN_COMMON_CONFIG_H
12#define __WOODBURN_COMMON_CONFIG_H
13
14#include <asm/arch/imx-regs.h>
15
16 /* High Level Configuration Options */
Stefano Babicd81b27a2012-10-10 21:11:46 +000017#define CONFIG_MX35
18#define CONFIG_MX35_HCLK_FREQ 24000000
19
20#define CONFIG_SYS_DCACHE_OFF
21#define CONFIG_SYS_CACHELINE_SIZE 32
22
23#define CONFIG_DISPLAY_CPUINFO
24
25/* Only in case the value is not present in mach-types.h */
26#ifndef MACH_TYPE_FLEA3
27#define MACH_TYPE_FLEA3 3668
28#endif
29
30#define CONFIG_MACH_TYPE MACH_TYPE_FLEA3
31
32/* This is required to setup the ESDC controller */
33
34#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
35#define CONFIG_REVISION_TAG
36#define CONFIG_SETUP_MEMORY_TAGS
37#define CONFIG_INITRD_TAG
38
39/*
40 * Size of malloc() pool
41 */
42#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
43
44/*
45 * Hardware drivers
46 */
tremb089d032013-09-21 18:13:36 +020047#define CONFIG_SYS_I2C
48#define CONFIG_SYS_I2C_MXC
49#define CONFIG_SYS_SPD_BUS_NUM 0
Stefano Babicd81b27a2012-10-10 21:11:46 +000050#define CONFIG_MXC_SPI
51#define CONFIG_MXC_GPIO
52
53/* PMIC Controller */
Stefano Babic05a860c2012-12-08 12:02:45 +010054#define CONFIG_POWER
55#define CONFIG_POWER_I2C
56#define CONFIG_POWER_FSL
Simon Glass913702c2014-05-20 06:01:34 -060057#define CONFIG_POWER_FSL_MC13892
Stefano Babicd81b27a2012-10-10 21:11:46 +000058#define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x8
59#define CONFIG_RTC_MC13XXX
60
61
62/* mmc driver */
63#define CONFIG_MMC
64#define CONFIG_GENERIC_MMC
65#define CONFIG_FSL_ESDHC
66#define CONFIG_SYS_FSL_ESDHC_ADDR 0
67#define CONFIG_SYS_FSL_ESDHC_NUM 1
68
69/*
70 * UART (console)
71 */
72#define CONFIG_MXC_UART
73#define CONFIG_MXC_UART_BASE UART1_BASE
74
75/* allow to overwrite serial and ethaddr */
76#define CONFIG_ENV_OVERWRITE
77#define CONFIG_CONS_INDEX 1
78#define CONFIG_BAUDRATE 115200
79
80/*
81 * Command definition
82 */
83
84#include <config_cmd_default.h>
85
86#define CONFIG_CMD_PING
87#define CONFIG_CMD_DATE
88#define CONFIG_CMD_DHCP
89#define CONFIG_BOOTP_SUBNETMASK
90#define CONFIG_BOOTP_GATEWAY
91#define CONFIG_BOOTP_DNS
92
93#define CONFIG_CMD_NAND
94#define CONFIG_CMD_CACHE
95
96#define CONFIG_CMD_I2C
97#define CONFIG_CMD_SPI
98#define CONFIG_CMD_MII
99#define CONFIG_CMD_NET
100
101#define CONFIG_CMD_MMC
102#define CONFIG_DOS_PARTITION
103#define CONFIG_EFI_PARTITION
104#define CONFIG_CMD_EXT2
105#define CONFIG_CMD_FAT
106
107#define CONFIG_CMD_GPIO
108#define CONFIG_MXC_GPIO
109
110#define CONFIG_NET_RETRY_COUNT 100
111
112#define CONFIG_BOOTDELAY 3
113
114#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
115
116
117/*
118 * Ethernet on SOC (FEC)
119 */
120#define CONFIG_FEC_MXC
121#define IMX_FEC_BASE FEC_BASE_ADDR
122#define CONFIG_PHYLIB
123#define CONFIG_PHY_MICREL
124#define CONFIG_FEC_MXC_PHYADDR 0x1
125
126#define CONFIG_MII
127#define CONFIG_DISCOVER_PHY
128
129#define CONFIG_ARP_TIMEOUT 200UL
130
131/*
132 * Miscellaneous configurable options
133 */
134#define CONFIG_SYS_LONGHELP /* undef to save memory */
135#define CONFIG_SYS_PROMPT "woodburn U-Boot > "
136#define CONFIG_CMDLINE_EDITING
137#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
138
139#define CONFIG_AUTO_COMPLETE
140#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
141/* Print Buffer Size */
142#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
143#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
144#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
145
146#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
147#define CONFIG_SYS_MEMTEST_END 0x10000
148
149#undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
150
151#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
152
Stefano Babicd81b27a2012-10-10 21:11:46 +0000153/*
154 * Stack sizes
155 *
156 * The stack sizes are set up in start.S using the settings below
157 */
158#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
159
160/*
161 * Physical Memory Map
162 */
163#define CONFIG_NR_DRAM_BANKS 1
164#define PHYS_SDRAM_1 CSD0_BASE_ADDR
165#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
166
167#define CONFIG_SYS_SDRAM_BASE CSD0_BASE_ADDR
168
169#define CONFIG_SYS_GBL_DATA_OFFSET (LOW_LEVEL_SRAM_STACK - \
170 IRAM_BASE_ADDR - \
171 GENERATED_GBL_DATA_SIZE)
172#define CONFIG_SYS_INIT_SP_ADDR (IRAM_BASE_ADDR + \
173 CONFIG_SYS_GBL_DATA_OFFSET)
174
175/*
176 * MTD Command for mtdparts
177 */
178#define CONFIG_CMD_MTDPARTS
179#define CONFIG_MTD_DEVICE
180#define CONFIG_FLASH_CFI_MTD
181#define CONFIG_MTD_PARTITIONS
182#define MTDIDS_DEFAULT "nand0=mxc_nand,nor0=physmap-flash.0"
183#define MTDPARTS_DEFAULT "mtdparts=mxc_nand:50m(root1)," \
184 "32m(rootfb)," \
185 "64m(pcache)," \
186 "64m(app1)," \
187 "10m(app2),-(spool);" \
188 "physmap-flash.0:512k(u-boot),64k(env1)," \
189 "64k(env2),3776k(kernel1),3776k(kernel2)"
190
191/*
192 * FLASH and environment organization
193 */
194#define CONFIG_SYS_FLASH_BASE CS0_BASE_ADDR
195#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
196#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
197/* Monitor at beginning of flash */
198#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
199#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
200
201#define CONFIG_ENV_SECT_SIZE (128 * 1024)
202#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
203
204/* Address and size of Redundant Environment Sector */
205#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
206#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
207
208#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
209 CONFIG_SYS_MONITOR_LEN)
210
211#define CONFIG_ENV_IS_IN_FLASH
212
213/*
214 * CFI FLASH driver setup
215 */
216#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
217#define CONFIG_FLASH_CFI_DRIVER
218
219/* A non-standard buffered write algorithm */
220#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* faster */
221#define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
222
223/*
224 * NAND FLASH driver setup
225 */
226#define CONFIG_NAND_MXC
227#define CONFIG_NAND_MXC_V1_1
228#define CONFIG_MXC_NAND_REGS_BASE (NFC_BASE_ADDR)
229#define CONFIG_SYS_MAX_NAND_DEVICE 1
230#define CONFIG_SYS_NAND_BASE (NFC_BASE_ADDR)
231#define CONFIG_MXC_NAND_HWECC
232#define CONFIG_SYS_NAND_LARGEPAGE
233
234#if 0
235#define CONFIG_MTD_DEBUG
236#define CONFIG_MTD_DEBUG_VERBOSE 7
237#endif
238#define CONFIG_SYS_NAND_ONFI_DETECTION
239
240/*
241 * Default environment and default scripts
242 * to update uboot and load kernel
243 */
Stefano Babicd81b27a2012-10-10 21:11:46 +0000244
245#define CONFIG_HOSTNAME woodburn
246#define CONFIG_EXTRA_ENV_SETTINGS \
247 "netdev=eth0\0" \
248 "nfsargs=setenv bootargs root=/dev/nfs rw " \
249 "nfsroot=${serverip}:${rootpath}\0" \
250 "ramargs=setenv bootargs root=/dev/ram rw\0" \
251 "addip_sta=setenv bootargs ${bootargs} " \
252 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
253 ":${hostname}:${netdev}:off panic=1\0" \
254 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
255 "addip=if test -n ${ipdyn};then run addip_dyn;" \
256 "else run addip_sta;fi\0" \
257 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
258 "addtty=setenv bootargs ${bootargs}" \
259 " console=ttymxc0,${baudrate}\0" \
260 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
261 "loadaddr=80800000\0" \
262 "kernel_addr_r=80800000\0" \
Anatolij Gustschin4a8c3f62014-10-24 20:13:51 +0200263 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
264 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
265 "ramdisk_file=" __stringify(CONFIG_HOSTNAME) "/uRamdisk\0" \
Stefano Babicd81b27a2012-10-10 21:11:46 +0000266 "flash_self=run ramargs addip addtty addmtd addmisc;" \
267 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
268 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
269 "bootm ${kernel_addr}\0" \
270 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
271 "run nfsargs addip addtty addmtd addmisc;" \
272 "bootm ${kernel_addr_r}\0" \
273 "net_self_load=tftp ${kernel_addr_r} ${bootfile};" \
274 "tftp ${ramdisk_addr_r} ${ramdisk_file};\0" \
275 "net_self=if run net_self_load;then " \
276 "run ramargs addip addtty addmtd addmisc;" \
277 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
278 "else echo Images not loades;fi\0" \
Anatolij Gustschin4a8c3f62014-10-24 20:13:51 +0200279 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0" \
Stefano Babicd81b27a2012-10-10 21:11:46 +0000280 "load=tftp ${loadaddr} ${u-boot}\0" \
Anatolij Gustschin4a8c3f62014-10-24 20:13:51 +0200281 "uboot_addr=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
Stefano Babicd81b27a2012-10-10 21:11:46 +0000282 "update=protect off ${uboot_addr} +80000;" \
283 "erase ${uboot_addr} +80000;" \
284 "cp.b ${loadaddr} ${uboot_addr} ${filesize}\0" \
285 "upd=if run load;then echo Updating u-boot;if run update;" \
286 "then echo U-Boot updated;" \
287 "else echo Error updating u-boot !;" \
288 "echo Board without bootloader !!;" \
289 "fi;" \
290 "else echo U-Boot not downloaded..exiting;fi\0" \
291 "bootcmd=run net_nfs\0"
292
293#endif /* __CONFIG_H */