blob: 45e63dd3d4021f8634da12e8a8ea1710d070d16d [file] [log] [blame]
Niklaus Giger157cda42007-07-27 11:31:22 +02001/*
2 *
3 * See file CREDITS for list of people who contributed to this
4 * project.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#include <ppc_asm.tmpl>
23#include <config.h>
24#include <asm/mmu.h>
25
26/**************************************************************************
27 * TLB TABLE
28 *
29 * This table is used by the cpu boot code to setup the initial tlb
30 * entries. Rather than make broad assumptions in the cpu source tree,
31 * this table lets each board set things up however they like.
32 *
33 * Pointer to the table is returned in r1
34 *
35 *************************************************************************/
36 .section .bootpg,"ax"
37 .globl tlbtab
38
39tlbtab:
40 tlbtab_start
41
Niklaus Gigerefeff532008-01-16 18:39:18 +010042 /* TLB#0: vxWorks needs this entry for the Machine Check interrupt, */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020043 tlbentry( 0x40000000, SZ_256M, 0, 0, AC_RWX | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +010044 /* TLB#1: TLB-entry for DDR SDRAM (Up to 2GB) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045 tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020046 AC_RWX | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +010047
48 /* TLB#2: TLB-entry for EBC */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020049 tlbentry( 0x80000000, SZ_256M, 0x80000000, 1, AC_RWX | SA_IG)
Niklaus Giger157cda42007-07-27 11:31:22 +020050
51 /*
Niklaus Gigerefeff532008-01-16 18:39:18 +010052 * TLB#3: BOOT_CS (FLASH) must be forth. Before relocation SA_I can be
53 * off to use the speed up boot process. It is patched after relocation
54 * to enable SA_I
Niklaus Giger157cda42007-07-27 11:31:22 +020055 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_1M, CONFIG_SYS_BOOT_BASE_ADDR, 1,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020057 AC_RWX | SA_G)
Niklaus Giger157cda42007-07-27 11:31:22 +020058
Niklaus Gigerefeff532008-01-16 18:39:18 +010059 /*
60 * TLB entries for SDRAM are not needed on this platform.
61 * They are dynamically generated in the SPD DDR(2) detection
62 * routine.
63 */
Niklaus Giger157cda42007-07-27 11:31:22 +020064
Niklaus Gigerefeff532008-01-16 18:39:18 +010065 /* TLB#4: */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020067 AC_RW | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +010068 /* TLB#5: */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020070 AC_RW | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +010071 /* TLB#6: */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020073 AC_RW | SA_IG )
Niklaus Giger157cda42007-07-27 11:31:22 +020074
75 /* TLB-entry for Internal Registers & OCM */
Niklaus Gigerefeff532008-01-16 18:39:18 +010076 /* TLB#7: */
77 tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020078 AC_RWX | SA_IG )
Niklaus Giger157cda42007-07-27 11:31:22 +020079
80 /*TLB-entry PCI registers*/
Niklaus Gigerefeff532008-01-16 18:39:18 +010081 /* TLB#8: */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020082 tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG )
Niklaus Giger157cda42007-07-27 11:31:22 +020083
84 /* TLB-entry for peripherals */
Niklaus Gigerefeff532008-01-16 18:39:18 +010085 /* TLB#9: */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020086 tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
Niklaus Giger157cda42007-07-27 11:31:22 +020087
Wolfgang Denk53677ef2008-05-20 16:00:29 +020088 /* CAN */
Niklaus Gigerefeff532008-01-16 18:39:18 +010089 /* TLB#10: */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020090 tlbentry( CONFIG_SYS_CS_1, SZ_1K, CONFIG_SYS_CS_1, 1, AC_RWX | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +010091
92 /* TLB#11: CPLD and IMC-Standard 32 MB */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020093 tlbentry( CONFIG_SYS_CS_2, SZ_16M, CONFIG_SYS_CS_2, 1, AC_RWX | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +010094
95 /* TLB#12: */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096 tlbentry( CONFIG_SYS_CS_2 + 0x1000000, SZ_16M, CONFIG_SYS_CS_2 + 0x1000000, 1,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020097 AC_RWX | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +010098
Wolfgang Denk53677ef2008-05-20 16:00:29 +020099 /* IMC-Fast 32 MB */
Niklaus Gigerefeff532008-01-16 18:39:18 +0100100 /* TLB#13: */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +0200101 tlbentry( CONFIG_SYS_CS_3, SZ_16M, CONFIG_SYS_CS_3, 1, AC_RWX | SA_IG )
Niklaus Gigerefeff532008-01-16 18:39:18 +0100102 /* TLB#14: */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103 tlbentry( CONFIG_SYS_CS_3 + 0x1000000, SZ_16M, CONFIG_SYS_CS_3, 1,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +0200104 AC_RWX | SA_IG )
Niklaus Giger157cda42007-07-27 11:31:22 +0200105
106 tlbtab_end