blob: 6a2a0b57f530f179bdedc005cd9e13cf21444e59 [file] [log] [blame]
Kumar Gala129ba612008-08-12 11:13:08 -05001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/mmu.h>
28
29struct fsl_e_tlb_entry tlb_table[] = {
30 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Gala129ba612008-08-12 11:13:08 -050032 MAS3_SX|MAS3_SW|MAS3_SR, 0,
33 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Gala129ba612008-08-12 11:13:08 -050035 MAS3_SX|MAS3_SW|MAS3_SR, 0,
36 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Gala129ba612008-08-12 11:13:08 -050038 MAS3_SX|MAS3_SW|MAS3_SR, 0,
39 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Gala129ba612008-08-12 11:13:08 -050041 MAS3_SX|MAS3_SW|MAS3_SR, 0,
42 0, 0, BOOKE_PAGESZ_4K, 0),
43
Kumar Gala129ba612008-08-12 11:13:08 -050044 /* TLB 1 */
45 /* *I*** - Covers boot page */
46 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
Kumar Galaabc76eb2009-11-17 20:21:20 -060047 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Kumar Gala129ba612008-08-12 11:13:08 -050048 0, 0, BOOKE_PAGESZ_4K, 1),
49
50 /* *I*G* - CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Gala129ba612008-08-12 11:13:08 -050052 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
53 0, 1, BOOKE_PAGESZ_1M, 1),
54
55 /* W**G* - Flash/promjet, localbus */
56 /* This will be changed to *I*G* after relocation to RAM. */
Kumar Galac953ddf2008-12-02 14:19:34 -060057 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
Kumar Gala7c0d4a72008-09-22 14:11:11 -050058 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
Kumar Gala129ba612008-08-12 11:13:08 -050059 0, 2, BOOKE_PAGESZ_256M, 1),
60
61 /* *I*G* - PCI */
Kumar Gala5af0fdd2008-12-02 16:08:39 -060062 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
Kumar Gala129ba612008-08-12 11:13:08 -050063 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
64 0, 3, BOOKE_PAGESZ_1G, 1),
65
66 /* *I*G* - PCI */
Kumar Gala5af0fdd2008-12-02 16:08:39 -060067 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x40000000, CONFIG_SYS_PCIE3_MEM_PHYS + 0x40000000,
Kumar Gala129ba612008-08-12 11:13:08 -050068 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
69 0, 4, BOOKE_PAGESZ_256M, 1),
70
Kumar Gala5af0fdd2008-12-02 16:08:39 -060071 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x50000000, CONFIG_SYS_PCIE3_MEM_PHYS + 0x50000000,
Kumar Gala129ba612008-08-12 11:13:08 -050072 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
73 0, 5, BOOKE_PAGESZ_256M, 1),
74
75 /* *I*G* - PCI I/O */
Kumar Galaaca5f012008-12-02 16:08:40 -060076 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_IO_VIRT, CONFIG_SYS_PCIE3_IO_PHYS,
Kumar Gala129ba612008-08-12 11:13:08 -050077 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
78 0, 6, BOOKE_PAGESZ_256K, 1),
Haiying Wangc013b742008-10-29 13:32:59 -040079
80 /* *I*G - NAND */
81 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
82 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
83 0, 7, BOOKE_PAGESZ_1M, 1),
84
Kumar Gala52b565f2008-12-02 14:19:33 -060085 SET_TLB_ENTRY(1, PIXIS_BASE, PIXIS_BASE_PHYS,
Haiying Wangb5f65df2009-01-13 16:29:28 -050086 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
87 0, 8, BOOKE_PAGESZ_4K, 1),
Kumar Gala129ba612008-08-12 11:13:08 -050088};
89
90int num_tlb_entries = ARRAY_SIZE(tlb_table);