blob: 258101949a616f6f4a5c581c4edbfc5dc2f0ac8f [file] [log] [blame]
Jason Liu23608e22011-11-25 00:18:02 +00001/*
2 * Based on Linux i.MX iomux-v3.h file:
3 * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
4 * <armlinux@phytec.de>
5 *
6 * Copyright (C) 2011 Freescale Semiconductor, Inc.
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Jason Liu23608e22011-11-25 00:18:02 +00009 */
10
11#ifndef __MACH_IOMUX_V3_H__
12#define __MACH_IOMUX_V3_H__
13
Benoît Thébaudeaud73b9762013-04-26 01:34:44 +000014#include <common.h>
15
Jason Liu23608e22011-11-25 00:18:02 +000016/*
17 * build IOMUX_PAD structure
18 *
19 * This iomux scheme is based around pads, which are the physical balls
20 * on the processor.
21 *
22 * - Each pad has a pad control register (IOMUXC_SW_PAD_CTRL_x) which controls
23 * things like driving strength and pullup/pulldown.
24 * - Each pad can have but not necessarily does have an output routing register
25 * (IOMUXC_SW_MUX_CTL_PAD_x).
26 * - Each pad can have but not necessarily does have an input routing register
27 * (IOMUXC_x_SELECT_INPUT)
28 *
29 * The three register sets do not have a fixed offset to each other,
30 * hence we order this table by pad control registers (which all pads
31 * have) and put the optional i/o routing registers into additional
32 * fields.
33 *
34 * The naming convention for the pad modes is SOC_PAD_<padname>__<padmode>
35 * If <padname> or <padmode> refers to a GPIO, it is named GPIO_<unit>_<num>
36 *
37 * IOMUX/PAD Bit field definitions
38 *
39 * MUX_CTRL_OFS: 0..11 (12)
40 * PAD_CTRL_OFS: 12..23 (12)
41 * SEL_INPUT_OFS: 24..35 (12)
42 * MUX_MODE + SION: 36..40 (5)
43 * PAD_CTRL + NO_PAD_CTRL: 41..58 (18)
44 * SEL_INP: 59..62 (4)
45 * reserved: 63 (1)
46*/
47
48typedef u64 iomux_v3_cfg_t;
49
50#define MUX_CTRL_OFS_SHIFT 0
51#define MUX_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << MUX_CTRL_OFS_SHIFT)
52#define MUX_PAD_CTRL_OFS_SHIFT 12
53#define MUX_PAD_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
54 MUX_PAD_CTRL_OFS_SHIFT)
55#define MUX_SEL_INPUT_OFS_SHIFT 24
56#define MUX_SEL_INPUT_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
57 MUX_SEL_INPUT_OFS_SHIFT)
58
59#define MUX_MODE_SHIFT 36
60#define MUX_MODE_MASK ((iomux_v3_cfg_t)0x1f << MUX_MODE_SHIFT)
61#define MUX_PAD_CTRL_SHIFT 41
62#define MUX_PAD_CTRL_MASK ((iomux_v3_cfg_t)0x3ffff << MUX_PAD_CTRL_SHIFT)
63#define MUX_SEL_INPUT_SHIFT 59
64#define MUX_SEL_INPUT_MASK ((iomux_v3_cfg_t)0xf << MUX_SEL_INPUT_SHIFT)
65
Otavio Salvador7773fd12013-12-16 20:44:00 -020066#define MUX_MODE_SION ((iomux_v3_cfg_t)IOMUX_CONFIG_SION << \
67 MUX_MODE_SHIFT)
Jason Liu23608e22011-11-25 00:18:02 +000068#define MUX_PAD_CTRL(x) ((iomux_v3_cfg_t)(x) << MUX_PAD_CTRL_SHIFT)
69
70#define IOMUX_PAD(pad_ctrl_ofs, mux_ctrl_ofs, mux_mode, sel_input_ofs, \
71 sel_input, pad_ctrl) \
72 (((iomux_v3_cfg_t)(mux_ctrl_ofs) << MUX_CTRL_OFS_SHIFT) | \
73 ((iomux_v3_cfg_t)(mux_mode) << MUX_MODE_SHIFT) | \
74 ((iomux_v3_cfg_t)(pad_ctrl_ofs) << MUX_PAD_CTRL_OFS_SHIFT) | \
75 ((iomux_v3_cfg_t)(pad_ctrl) << MUX_PAD_CTRL_SHIFT) | \
76 ((iomux_v3_cfg_t)(sel_input_ofs) << MUX_SEL_INPUT_OFS_SHIFT)| \
77 ((iomux_v3_cfg_t)(sel_input) << MUX_SEL_INPUT_SHIFT))
78
Benoît Thébaudeau24695202013-04-26 01:34:46 +000079#define NEW_PAD_CTRL(cfg, pad) (((cfg) & ~MUX_PAD_CTRL_MASK) | \
80 MUX_PAD_CTRL(pad))
81
Benoît Thébaudeau79a34d32013-04-26 01:34:45 +000082#define __NA_ 0x000
83#define NO_MUX_I 0
84#define NO_PAD_I 0
85
Jason Liu23608e22011-11-25 00:18:02 +000086#define NO_PAD_CTRL (1 << 17)
Jason Liu23608e22011-11-25 00:18:02 +000087
Benoît Thébaudeaud73b9762013-04-26 01:34:44 +000088#ifdef CONFIG_MX6
89
Fabio Estevamdc884032013-04-10 09:32:56 +000090#define PAD_CTL_HYS (1 << 16)
Benoît Thébaudeau79a34d32013-04-26 01:34:45 +000091
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000092#define PAD_CTL_PUS_100K_DOWN (0 << 14 | PAD_CTL_PUE)
93#define PAD_CTL_PUS_47K_UP (1 << 14 | PAD_CTL_PUE)
94#define PAD_CTL_PUS_100K_UP (2 << 14 | PAD_CTL_PUE)
95#define PAD_CTL_PUS_22K_UP (3 << 14 | PAD_CTL_PUE)
96#define PAD_CTL_PUE (1 << 13 | PAD_CTL_PKE)
Fabio Estevamdc884032013-04-10 09:32:56 +000097#define PAD_CTL_PKE (1 << 12)
Benoît Thébaudeau79a34d32013-04-26 01:34:45 +000098
Fabio Estevamdc884032013-04-10 09:32:56 +000099#define PAD_CTL_ODE (1 << 11)
Benoît Thébaudeau79a34d32013-04-26 01:34:45 +0000100
Fabio Estevamdc884032013-04-10 09:32:56 +0000101#define PAD_CTL_SPEED_LOW (1 << 6)
102#define PAD_CTL_SPEED_MED (2 << 6)
103#define PAD_CTL_SPEED_HIGH (3 << 6)
Benoît Thébaudeau79a34d32013-04-26 01:34:45 +0000104
Fabio Estevamdc884032013-04-10 09:32:56 +0000105#define PAD_CTL_DSE_DISABLE (0 << 3)
106#define PAD_CTL_DSE_240ohm (1 << 3)
107#define PAD_CTL_DSE_120ohm (2 << 3)
108#define PAD_CTL_DSE_80ohm (3 << 3)
109#define PAD_CTL_DSE_60ohm (4 << 3)
110#define PAD_CTL_DSE_48ohm (5 << 3)
111#define PAD_CTL_DSE_40ohm (6 << 3)
112#define PAD_CTL_DSE_34ohm (7 << 3)
Benoît Thébaudeaud73b9762013-04-26 01:34:44 +0000113
Fabio Estevam98d2cff2014-04-29 10:15:46 -0300114#if defined CONFIG_MX6SL
115#define PAD_CTL_LVE (1 << 1)
116#define PAD_CTL_LVE_BIT (1 << 22)
117#endif
118
Alison Wangcfd701b2013-05-27 22:55:41 +0000119#elif defined(CONFIG_VF610)
120
121#define PAD_MUX_MODE_SHIFT 20
122
Anthony Felicec19a8bc2014-09-06 19:47:06 +0200123#define PAD_CTL_INPUT_DIFFERENTIAL (1 << 16)
124
Alison Wangcfd701b2013-05-27 22:55:41 +0000125#define PAD_CTL_SPEED_MED (1 << 12)
126#define PAD_CTL_SPEED_HIGH (3 << 12)
127
Stefan Agnerbaa31342014-08-06 10:59:35 +0200128#define PAD_CTL_SRE (1 << 11)
129
Alison Wang9d2ca092014-05-06 09:13:02 +0800130#define PAD_CTL_DSE_150ohm (1 << 6)
Alison Wangcfd701b2013-05-27 22:55:41 +0000131#define PAD_CTL_DSE_50ohm (3 << 6)
132#define PAD_CTL_DSE_25ohm (6 << 6)
133#define PAD_CTL_DSE_20ohm (7 << 6)
134
135#define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
136#define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
Alison Wang9d2ca092014-05-06 09:13:02 +0800137#define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
Alison Wangcfd701b2013-05-27 22:55:41 +0000138#define PAD_CTL_PKE (1 << 3)
139#define PAD_CTL_PUE (1 << 2 | PAD_CTL_PKE)
140
141#define PAD_CTL_OBE_IBE_ENABLE (3 << 0)
Stefan Agnerbaa31342014-08-06 10:59:35 +0200142#define PAD_CTL_OBE_ENABLE (1 << 1)
143#define PAD_CTL_IBE_ENABLE (1 << 0)
Alison Wangcfd701b2013-05-27 22:55:41 +0000144
Benoît Thébaudeaud73b9762013-04-26 01:34:44 +0000145#else
146
147#define PAD_CTL_DVS (1 << 13)
148#define PAD_CTL_INPUT_DDR (1 << 9)
149#define PAD_CTL_HYS (1 << 8)
150
151#define PAD_CTL_PKE (1 << 7)
152#define PAD_CTL_PUE (1 << 6 | PAD_CTL_PKE)
153#define PAD_CTL_PUS_100K_DOWN (0 << 4 | PAD_CTL_PUE)
154#define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
155#define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
156#define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
157
158#define PAD_CTL_ODE (1 << 3)
159
160#define PAD_CTL_DSE_LOW (0 << 1)
161#define PAD_CTL_DSE_MED (1 << 1)
162#define PAD_CTL_DSE_HIGH (2 << 1)
163#define PAD_CTL_DSE_MAX (3 << 1)
164
165#endif
166
Fabio Estevamdc884032013-04-10 09:32:56 +0000167#define PAD_CTL_SRE_SLOW (0 << 0)
Benoît Thébaudeau79a34d32013-04-26 01:34:45 +0000168#define PAD_CTL_SRE_FAST (1 << 0)
Fabio Estevamdc884032013-04-10 09:32:56 +0000169
170#define IOMUX_CONFIG_SION 0x10
Benoît Thébaudeau79a34d32013-04-26 01:34:45 +0000171
172#define GPIO_PIN_MASK 0x1f
173#define GPIO_PORT_SHIFT 5
174#define GPIO_PORT_MASK (0x7 << GPIO_PORT_SHIFT)
175#define GPIO_PORTA (0 << GPIO_PORT_SHIFT)
176#define GPIO_PORTB (1 << GPIO_PORT_SHIFT)
177#define GPIO_PORTC (2 << GPIO_PORT_SHIFT)
178#define GPIO_PORTD (3 << GPIO_PORT_SHIFT)
179#define GPIO_PORTE (4 << GPIO_PORT_SHIFT)
180#define GPIO_PORTF (5 << GPIO_PORT_SHIFT)
Jason Liu23608e22011-11-25 00:18:02 +0000181
Stefan Roese59efa052013-04-10 23:06:46 +0000182void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad);
183void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
Eric Nelson5ae28d22012-10-03 07:26:37 +0000184 unsigned count);
Ye.Li8fe280f2014-10-30 18:53:49 +0800185/*
186* Set bits for general purpose registers
187*/
188void imx_iomux_set_gpr_register(int group, int start_bit,
189 int num_bits, int value);
Bhuvanchandra DVd348a942015-06-01 18:37:16 +0530190#ifdef CONFIG_IOMUX_SHARE_CONF_REG
191void imx_iomux_gpio_set_direction(unsigned int gpio,
192 unsigned int direction);
193void imx_iomux_gpio_get_function(unsigned int gpio,
194 u32 *gpio_state);
195#endif
Jason Liu23608e22011-11-25 00:18:02 +0000196
Tim Harvey5bf497e2014-06-02 16:13:24 -0700197/* macros for declaring and using pinmux array */
198#if defined(CONFIG_MX6QDL)
199#define IOMUX_PADS(x) (MX6Q_##x), (MX6DL_##x)
200#define SETUP_IOMUX_PAD(def) \
201if (is_cpu_type(MXC_CPU_MX6Q)) { \
202 imx_iomux_v3_setup_pad(MX6Q_##def); \
203} else { \
204 imx_iomux_v3_setup_pad(MX6DL_##def); \
205}
206#define SETUP_IOMUX_PADS(x) \
207 imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x)/2)
208#elif defined(CONFIG_MX6Q) || defined(CONFIG_MX6D)
209#define IOMUX_PADS(x) MX6Q_##x
210#define SETUP_IOMUX_PAD(def) \
211 imx_iomux_v3_setup_pad(MX6Q_##def);
212#define SETUP_IOMUX_PADS(x) \
213 imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
214#else
215#define IOMUX_PADS(x) MX6DL_##x
216#define SETUP_IOMUX_PAD(def) \
217 imx_iomux_v3_setup_pad(MX6DL_##def);
218#define SETUP_IOMUX_PADS(x) \
219 imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
220#endif
221
Jason Liu23608e22011-11-25 00:18:02 +0000222#endif /* __MACH_IOMUX_V3_H__*/