blob: 582ac6ba95fd6efdda2bbfdb034d468cd30b3e30 [file] [log] [blame]
Jon Loeligerdebb7352006-04-26 17:58:56 -05001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * Jeff Brown (jeffrey@freescale.com)
4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * cpu_init.c - low level cpu init
27 */
28
29#include <common.h>
30#include <mpc86xx.h>
31
32/*
33 * Breathe some life into the CPU...
34 *
35 * Set up the memory map
36 * initialize a bunch of registers
37 */
38
39void cpu_init_f (void)
40{
41 DECLARE_GLOBAL_DATA_PTR;
42 volatile immap_t *immap = (immap_t *)CFG_IMMR;
43 volatile ccsr_lbc_t *memctl = &immap->im_lbc;
44 //u8 val;
45
46 /* Pointer is writable since we allocated a register for it */
47 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
48
49 /* Clear initial global data */
50 memset ((void *) gd, 0, sizeof (gd_t));
51
52 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
53 * addresses - these have to be modified later when FLASH size
54 * has been determined
55 */
56
57#if defined(CFG_OR0_REMAP)
58 memctl->or0 = CFG_OR0_REMAP;
59#endif
60#if defined(CFG_OR1_REMAP)
61 memctl->or1 = CFG_OR1_REMAP;
62#endif
63
64 /* now restrict to preliminary range */
65#if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
66 memctl->br0 = CFG_BR0_PRELIM;
67 memctl->or0 = CFG_OR0_PRELIM;
68#endif
69
70#if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
71 memctl->or1 = CFG_OR1_PRELIM;
72 memctl->br1 = CFG_BR1_PRELIM;
73#endif
74
75 //#if !defined(CONFIG_MPC86xx)
76#if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
77 memctl->or2 = CFG_OR2_PRELIM;
78 memctl->br2 = CFG_BR2_PRELIM;
79#endif
80 //#endif
81
82#if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
83 memctl->or3 = CFG_OR3_PRELIM;
84 memctl->br3 = CFG_BR3_PRELIM;
85#endif
86
87#if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
88 memctl->or4 = CFG_OR4_PRELIM;
89 memctl->br4 = CFG_BR4_PRELIM;
90#endif
91
92#if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
93 memctl->or5 = CFG_OR5_PRELIM;
94 memctl->br5 = CFG_BR5_PRELIM;
95#endif
96
97#if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
98 memctl->or6 = CFG_OR6_PRELIM;
99 memctl->br6 = CFG_BR6_PRELIM;
100#endif
101
102#if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
103 memctl->or7 = CFG_OR7_PRELIM;
104 memctl->br7 = CFG_BR7_PRELIM;
105#endif
106
107 /* enable the timebase bit in HID0 */
108 set_hid0(get_hid0() | 0x4000000);
109
110 /* enable SYNCBE | ABE bits in HID1 */
111 set_hid1(get_hid1() | 0x00000C00);
112
113 /* Since the bats have been set up at this point and
114 * the local bus registers have been initialized, we
115 * turn on the WDEN bit in PIXIS_VCTL
116 */
117/* val = in8(PIXIS_BASE+PIXIS_VCTL); */
118 /* Set the WDEN */
119/* val |= 0x08; */
120/* out8(PIXIS_BASE+PIXIS_VCTL,val); */
121}
122
123/*
124 * initialize higher level parts of CPU like timers
125 */
126int cpu_init_r (void)
127{
128 return (0);
129}
130
131
132
133
134