blob: 1b17afa61a67616de9b4778989a8f0f25f30b904 [file] [log] [blame]
wdenk12f34242003-09-02 22:48:03 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
wdenkfbe4b5c2003-10-06 21:55:32 +00005 * (C) Copyright 2003
6 * DAVE Srl
wdenk12f34242003-09-02 22:48:03 +00007 *
wdenkfbe4b5c2003-10-06 21:55:32 +00008 * http://www.dave-tech.it
9 * http://www.wawnet.biz
10 * mailto:info@wawnet.biz
11 *
12 * Credits: Stefan Roese, Wolfgang Denk
wdenk12f34242003-09-02 22:48:03 +000013 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020014 * SPDX-License-Identifier: GPL-2.0+
wdenk12f34242003-09-02 22:48:03 +000015 */
16
17/*
18 * board/config.h - configuration options, board specific
19 */
20
21#ifndef __CONFIG_H
22#define __CONFIG_H
23
wdenk42d1f032003-10-15 23:53:47 +000024#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
wdenkfbe4b5c2003-10-06 21:55:32 +000025#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
26#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
wdenkc837dcb2004-01-20 23:12:12 +000027#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
28#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
wdenkfbe4b5c2003-10-06 21:55:32 +000029#endif
30
wdenke55ca7e2004-07-01 21:40:08 +000031
32/* Only one of the following two symbols must be defined (default is 25 MHz)
33 * CONFIG_PPCHAMELEON_CLK_25
34 * CONFIG_PPCHAMELEON_CLK_33
35 */
wdenk281e00a2004-08-01 22:48:16 +000036#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
Wolfgang Denk0f18cb62005-07-31 00:30:09 +020037#define CONFIG_PPCHAMELEON_CLK_25
wdenk281e00a2004-08-01 22:48:16 +000038#endif
wdenke55ca7e2004-07-01 21:40:08 +000039
40#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
41#error "* Two external frequencies (SysClk) are defined! *"
42#endif
43
44#undef CONFIG_PPCHAMELEON_SMI712
45
wdenk12f34242003-09-02 22:48:03 +000046/*
47 * Debug stuff
48 */
wdenkc837dcb2004-01-20 23:12:12 +000049#undef __DEBUG_START_FROM_SRAM__
wdenk12f34242003-09-02 22:48:03 +000050#define __DISABLE_MACHINE_EXCEPTION__
51
52#ifdef __DEBUG_START_FROM_SRAM__
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4
wdenk12f34242003-09-02 22:48:03 +000054#endif
55
56/*
57 * High Level Configuration Options
58 * (easy to change)
59 */
60
61#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000062#define CONFIG_4xx 1 /* ...member of PPC4xx family */
63#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
wdenk12f34242003-09-02 22:48:03 +000064
Wolfgang Denk2ae18242010-10-06 09:05:45 +020065#define CONFIG_SYS_TEXT_BASE 0xFFFB0000 /* Reserve 320 kB for Monitor */
Wolfgang Denkaa72d8b2010-11-21 17:04:17 +010066#define CONFIG_SYS_LDSCRIPT "board/dave/PPChameleonEVB/u-boot.lds"
Wolfgang Denk2ae18242010-10-06 09:05:45 +020067
wdenkc837dcb2004-01-20 23:12:12 +000068#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
69#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenk12f34242003-09-02 22:48:03 +000070
wdenke55ca7e2004-07-01 21:40:08 +000071
72#ifdef CONFIG_PPCHAMELEON_CLK_25
wdenk281e00a2004-08-01 22:48:16 +000073# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenke55ca7e2004-07-01 21:40:08 +000074#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenk281e00a2004-08-01 22:48:16 +000075# define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenke55ca7e2004-07-01 21:40:08 +000076#else
wdenk281e00a2004-08-01 22:48:16 +000077# error "* External frequency (SysClk) not defined! *"
wdenke55ca7e2004-07-01 21:40:08 +000078#endif
wdenk12f34242003-09-02 22:48:03 +000079
wdenk12f34242003-09-02 22:48:03 +000080#define CONFIG_BAUDRATE 115200
wdenk4d816772003-09-03 14:03:26 +000081#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk12f34242003-09-02 22:48:03 +000082
wdenk12f34242003-09-02 22:48:03 +000083#undef CONFIG_BOOTARGS
wdenk12f34242003-09-02 22:48:03 +000084
wdenk200f8c72003-09-13 19:13:29 +000085/* Ethernet stuff */
86#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
87#define CONFIG_ETHADDR 00:50:c2:1e:af:fe
wdenke2ffd592004-12-31 09:32:47 +000088#define CONFIG_HAS_ETH1
wdenkc837dcb2004-01-20 23:12:12 +000089#define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
wdenk12f34242003-09-02 22:48:03 +000090
91#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk12f34242003-09-02 22:48:03 +000093
wdenk12f34242003-09-02 22:48:03 +000094#undef CONFIG_EXT_PHY
wdenk4d816772003-09-03 14:03:26 +000095
Ben Warren96e21f82008-10-27 23:50:15 -070096#define CONFIG_PPC4xx_EMAC
wdenk12f34242003-09-02 22:48:03 +000097#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000098#ifndef CONFIG_EXT_PHY
stroesebf418862005-06-30 13:06:07 +000099#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
100#define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
wdenk12f34242003-09-02 22:48:03 +0000101#else
wdenkc837dcb2004-01-20 23:12:12 +0000102#define CONFIG_PHY_ADDR 2 /* PHY address */
wdenk12f34242003-09-02 22:48:03 +0000103#endif
wdenkc837dcb2004-01-20 23:12:12 +0000104#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
wdenk12f34242003-09-02 22:48:03 +0000105
Jon Loeligeracf02692007-07-08 14:49:44 -0500106
107/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500108 * BOOTP options
109 */
110#define CONFIG_BOOTP_BOOTFILESIZE
111#define CONFIG_BOOTP_BOOTPATH
112#define CONFIG_BOOTP_GATEWAY
113#define CONFIG_BOOTP_HOSTNAME
114
115
116/*
Jon Loeligeracf02692007-07-08 14:49:44 -0500117 * Command line configuration.
118 */
119#include <config_cmd_default.h>
120
121#define CONFIG_CMD_DATE
122#define CONFIG_CMD_DHCP
123#define CONFIG_CMD_ELF
124#define CONFIG_CMD_EEPROM
125#define CONFIG_CMD_I2C
126#define CONFIG_CMD_IRQ
127#define CONFIG_CMD_JFFS2
128#define CONFIG_CMD_MII
129#define CONFIG_CMD_NAND
130#define CONFIG_CMD_NFS
131#define CONFIG_CMD_PCI
132#define CONFIG_CMD_SNTP
133
wdenk12f34242003-09-02 22:48:03 +0000134
135#define CONFIG_MAC_PARTITION
136#define CONFIG_DOS_PARTITION
137
wdenkc837dcb2004-01-20 23:12:12 +0000138#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk12f34242003-09-02 22:48:03 +0000139
wdenke6325152005-03-17 16:43:10 +0000140#define CONFIG_RTC_M41T11 1 /* uses a M41T00 RTC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_I2C_RTC_ADDR 0x68
142#define CONFIG_SYS_M41T11_BASE_YEAR 1900
wdenk12f34242003-09-02 22:48:03 +0000143
Stefan Roese62534be2006-03-17 10:28:24 +0100144/*
145 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
146 */
wdenkc837dcb2004-01-20 23:12:12 +0000147#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenk12f34242003-09-02 22:48:03 +0000148
Stefan Roese62534be2006-03-17 10:28:24 +0100149/* SDRAM timings used in datasheet */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_SDRAM_CL 2
151#define CONFIG_SYS_SDRAM_tRP 20
152#define CONFIG_SYS_SDRAM_tRC 65
153#define CONFIG_SYS_SDRAM_tRCD 20
154#undef CONFIG_SYS_SDRAM_tRFC
Stefan Roese62534be2006-03-17 10:28:24 +0100155
wdenk12f34242003-09-02 22:48:03 +0000156/*
157 * Miscellaneous configurable options
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk12f34242003-09-02 22:48:03 +0000160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenk12f34242003-09-02 22:48:03 +0000162
Jon Loeligeracf02692007-07-08 14:49:44 -0500163#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000165#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000167#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
169#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
170#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk12f34242003-09-02 22:48:03 +0000173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk12f34242003-09-02 22:48:03 +0000175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
177#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk12f34242003-09-02 22:48:03 +0000178
Stefan Roese550650d2010-09-20 16:05:31 +0200179#define CONFIG_CONS_INDEX 1 /* Use UART0 */
180#define CONFIG_SYS_NS16550
181#define CONFIG_SYS_NS16550_SERIAL
182#define CONFIG_SYS_NS16550_REG_SIZE 1
183#define CONFIG_SYS_NS16550_CLK get_serial_clock()
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_BASE_BAUD 691200
wdenk12f34242003-09-02 22:48:03 +0000187
188/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000190 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
191 57600, 115200, 230400, 460800, 921600 }
wdenk12f34242003-09-02 22:48:03 +0000192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
194#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenk12f34242003-09-02 22:48:03 +0000195
wdenk12f34242003-09-02 22:48:03 +0000196#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
197
198/*-----------------------------------------------------------------------
199 * NAND-FLASH stuff
200 *-----------------------------------------------------------------------
201 */
Wolfgang Denk170c1972009-07-18 15:32:10 +0200202
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100203/*
204 * nand device 1 on dave (PPChameleonEVB) needs more time,
205 * so we just introduce additional wait in nand_wait(),
206 * effectively for both devices.
207 */
208#define PPCHAMELON_NAND_TIMER_HACK
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_NAND0_BASE 0xFF400000
211#define CONFIG_SYS_NAND1_BASE 0xFF000000
212#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, CONFIG_SYS_NAND1_BASE }
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100213#define NAND_BIG_DELAY_US 25
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
wdenk12f34242003-09-02 22:48:03 +0000215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
217#define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
218#define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
219#define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
wdenk12f34242003-09-02 22:48:03 +0000220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
222#define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
223#define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
224#define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
wdenk12f34242003-09-02 22:48:03 +0000225
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100226#define MACRO_NAND_DISABLE_CE(nandptr) do \
227{ \
228 switch((unsigned long)nandptr) \
229 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230 case CONFIG_SYS_NAND0_BASE: \
231 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100232 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233 case CONFIG_SYS_NAND1_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100235 break; \
236 } \
237} while(0)
238
239#define MACRO_NAND_ENABLE_CE(nandptr) do \
240{ \
241 switch((unsigned long)nandptr) \
242 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243 case CONFIG_SYS_NAND0_BASE: \
244 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100245 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246 case CONFIG_SYS_NAND1_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100248 break; \
249 } \
250} while(0)
251
252#define MACRO_NAND_CTL_CLRALE(nandptr) do \
253{ \
254 switch((unsigned long)nandptr) \
255 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256 case CONFIG_SYS_NAND0_BASE: \
257 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100258 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259 case CONFIG_SYS_NAND1_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100261 break; \
262 } \
263} while(0)
264
265#define MACRO_NAND_CTL_SETALE(nandptr) do \
266{ \
267 switch((unsigned long)nandptr) \
268 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269 case CONFIG_SYS_NAND0_BASE: \
270 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100271 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272 case CONFIG_SYS_NAND1_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100274 break; \
275 } \
276} while(0)
277
278#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
279{ \
280 switch((unsigned long)nandptr) \
281 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282 case CONFIG_SYS_NAND0_BASE: \
283 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100284 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285 case CONFIG_SYS_NAND1_BASE: \
286 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100287 break; \
288 } \
289} while(0)
290
291#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
292 switch((unsigned long)nandptr) { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293 case CONFIG_SYS_NAND0_BASE: \
294 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100295 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296 case CONFIG_SYS_NAND1_BASE: \
297 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100298 break; \
299 } \
300} while(0)
wdenk12f34242003-09-02 22:48:03 +0000301
wdenk12f34242003-09-02 22:48:03 +0000302/*-----------------------------------------------------------------------
303 * PCI stuff
304 *-----------------------------------------------------------------------
305 */
wdenkc837dcb2004-01-20 23:12:12 +0000306#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
307#define PCI_HOST_FORCE 1 /* configure as pci host */
308#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk12f34242003-09-02 22:48:03 +0000309
wdenkc837dcb2004-01-20 23:12:12 +0000310#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000311#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc837dcb2004-01-20 23:12:12 +0000312#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
313#undef CONFIG_PCI_PNP /* do pci plug-and-play */
314 /* resource configuration */
wdenk12f34242003-09-02 22:48:03 +0000315
wdenkc837dcb2004-01-20 23:12:12 +0000316#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenk12f34242003-09-02 22:48:03 +0000317
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
319#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
320#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenke55ca7e2004-07-01 21:40:08 +0000321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
323#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
324#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
325#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
326#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
327#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk12f34242003-09-02 22:48:03 +0000328
329/*-----------------------------------------------------------------------
330 * Start addresses for the final memory configuration
331 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk12f34242003-09-02 22:48:03 +0000333 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_SDRAM_BASE 0x00000000
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200335
336/* Reserve 256 kB for Monitor */
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100337/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
339#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
340#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100341*/
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200342
343/* Reserve 320 kB for Monitor */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_FLASH_BASE 0xFFFB0000
345#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
346#define CONFIG_SYS_MONITOR_LEN (320 * 1024)
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200347
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
wdenk12f34242003-09-02 22:48:03 +0000349
350/*
351 * For booting Linux, the board info and command line data
352 * have to be in the first 8 MB of memory, since this is
353 * the maximum mapped by the Linux kernel during initialization.
354 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk12f34242003-09-02 22:48:03 +0000356/*-----------------------------------------------------------------------
357 * FLASH organization
358 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
360#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk12f34242003-09-02 22:48:03 +0000361
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
363#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
wdenk12f34242003-09-02 22:48:03 +0000364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
366#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
367#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk12f34242003-09-02 22:48:03 +0000368/*
369 * The following defines are added for buggy IOP480 byte interface.
370 * All other boards should use the standard values (CPCI405 etc.)
371 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
373#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
374#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenk12f34242003-09-02 22:48:03 +0000375
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk12f34242003-09-02 22:48:03 +0000377
wdenk12f34242003-09-02 22:48:03 +0000378/*-----------------------------------------------------------------------
379 * Environment Variable setup
380 */
wdenke55ca7e2004-07-01 21:40:08 +0000381#ifdef ENVIRONMENT_IN_EEPROM
382
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200383#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200384#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
385#define CONFIG_ENV_SIZE 0x700 /* 2048-256 bytes may be used for env vars (total size of a CAT24WC16 is 2048 bytes)*/
wdenke55ca7e2004-07-01 21:40:08 +0000386
387#else /* DEFAULT: environment in flash, using redundand flash sectors */
388
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200389#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200390#define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
391#define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
392#define CONFIG_ENV_ADDR_REDUND 0xFFFFA000
393#define CONFIG_ENV_SIZE_REDUND 0x2000
wdenk12f34242003-09-02 22:48:03 +0000394
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk67c31032007-09-16 17:10:04 +0200396
wdenke55ca7e2004-07-01 21:40:08 +0000397#endif /* ENVIRONMENT_IN_EEPROM */
398
399
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
401#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
wdenk12f34242003-09-02 22:48:03 +0000402
403/*-----------------------------------------------------------------------
404 * I2C EEPROM (CAT24WC16) for environment
405 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000406#define CONFIG_SYS_I2C
407#define CONFIG_SYS_I2C_PPC4XX
408#define CONFIG_SYS_I2C_PPC4XX_CH0
409#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
410#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenk12f34242003-09-02 22:48:03 +0000411
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
413#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000414/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415/*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
416#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenk12f34242003-09-02 22:48:03 +0000417 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000418 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk12f34242003-09-02 22:48:03 +0000420
wdenk12f34242003-09-02 22:48:03 +0000421/*
422 * Init Memory Controller:
423 *
424 * BR0/1 and OR0/1 (FLASH)
425 */
426
427#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
428
429/*-----------------------------------------------------------------------
430 * External Bus Controller (EBC) Setup
431 */
432
wdenkc837dcb2004-01-20 23:12:12 +0000433/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_EBC_PB0AP 0x92015480
435#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk12f34242003-09-02 22:48:03 +0000436
wdenkc837dcb2004-01-20 23:12:12 +0000437/* Memory Bank 1 (External SRAM) initialization */
wdenk12f34242003-09-02 22:48:03 +0000438/* Since this must replace NOR Flash, we use the same settings for CS0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200439#define CONFIG_SYS_EBC_PB1AP 0x92015480
440#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000441
wdenkc837dcb2004-01-20 23:12:12 +0000442/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_SYS_EBC_PB2AP 0x92015480
444#define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000445
wdenkc837dcb2004-01-20 23:12:12 +0000446/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_EBC_PB3AP 0x92015480
448#define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000449
wdenke55ca7e2004-07-01 21:40:08 +0000450#ifdef CONFIG_PPCHAMELEON_SMI712
451/*
452 * Video console (graphic: SMI LynxEM)
453 */
454#define CONFIG_VIDEO
455#define CONFIG_CFB_CONSOLE
456#define CONFIG_VIDEO_SMI_LYNXEM
457#define CONFIG_VIDEO_LOGO
458/*#define CONFIG_VIDEO_BMP_LOGO*/
459#define CONFIG_CONSOLE_EXTRA_INFO
460#define CONFIG_VGA_AS_SINGLE_DEVICE
461/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_ISA_IO 0xE8000000
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100463/* see also drivers/video/videomodes.c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303
wdenk12f34242003-09-02 22:48:03 +0000465#endif
466
467/*-----------------------------------------------------------------------
468 * FPGA stuff
469 */
470/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200471#define CONFIG_SYS_FPGA_MODE 0x00
472#define CONFIG_SYS_FPGA_STATUS 0x02
473#define CONFIG_SYS_FPGA_TS 0x04
474#define CONFIG_SYS_FPGA_TS_LOW 0x06
475#define CONFIG_SYS_FPGA_TS_CAP0 0x10
476#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
477#define CONFIG_SYS_FPGA_TS_CAP1 0x14
478#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
479#define CONFIG_SYS_FPGA_TS_CAP2 0x18
480#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
481#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
482#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
wdenk12f34242003-09-02 22:48:03 +0000483
484/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200485#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
486#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
487#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
488#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
wdenk12f34242003-09-02 22:48:03 +0000489
490/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200491#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
492#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
493#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
494#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
495#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
wdenk12f34242003-09-02 22:48:03 +0000496
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200497#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
498#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk12f34242003-09-02 22:48:03 +0000499
500/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200501#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
502#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
503#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
504#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
505#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk12f34242003-09-02 22:48:03 +0000506
507/*-----------------------------------------------------------------------
508 * Definitions for initial stack pointer and data area (in data cache)
509 */
wdenk12f34242003-09-02 22:48:03 +0000510/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200511#define CONFIG_SYS_TEMP_STACK_OCM 1
wdenk12f34242003-09-02 22:48:03 +0000512
513/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200514#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
515#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
516#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200517#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
wdenk12f34242003-09-02 22:48:03 +0000518
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200519#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200520#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk12f34242003-09-02 22:48:03 +0000521
522/*-----------------------------------------------------------------------
523 * Definitions for GPIO setup (PPC405EP specific)
524 *
wdenkc837dcb2004-01-20 23:12:12 +0000525 * GPIO0[0] - External Bus Controller BLAST output
526 * GPIO0[1-9] - Instruction trace outputs -> GPIO
wdenk12f34242003-09-02 22:48:03 +0000527 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
528 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
529 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
530 * GPIO0[24-27] - UART0 control signal inputs/outputs
531 * GPIO0[28-29] - UART1 data signal input/output
wdenkc837dcb2004-01-20 23:12:12 +0000532 * GPIO0[30] - EMAC0 input
533 * GPIO0[31] - EMAC1 reject packet as output
wdenk12f34242003-09-02 22:48:03 +0000534 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200535#define CONFIG_SYS_GPIO0_OSRL 0x40000550
536#define CONFIG_SYS_GPIO0_OSRH 0x00000110
537#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
538/*#define CONFIG_SYS_GPIO0_ISR1H 0x15555445*/
539#define CONFIG_SYS_GPIO0_ISR1H 0x15555444
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200541#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200542#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
wdenk12f34242003-09-02 22:48:03 +0000543
wdenk12f34242003-09-02 22:48:03 +0000544#define CONFIG_NO_SERIAL_EEPROM
wdenk1d6f9722004-09-09 17:44:35 +0000545
wdenk200f8c72003-09-13 19:13:29 +0000546/*--------------------------------------------------------------------*/
wdenk1d6f9722004-09-09 17:44:35 +0000547
wdenk12f34242003-09-02 22:48:03 +0000548#ifdef CONFIG_NO_SERIAL_EEPROM
549
wdenk12f34242003-09-02 22:48:03 +0000550/*
wdenk200f8c72003-09-13 19:13:29 +0000551!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000552! Defines for entry options.
553! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
wdenkc837dcb2004-01-20 23:12:12 +0000554! are plugged in the board will be utilized as non-ECC DIMMs.
wdenk200f8c72003-09-13 19:13:29 +0000555!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000556*/
wdenk10767cc2004-05-13 13:23:58 +0000557#undef AUTO_MEMORY_CONFIG
558#define DIMM_READ_ADDR 0xAB
559#define DIMM_WRITE_ADDR 0xAA
wdenk12f34242003-09-02 22:48:03 +0000560
wdenk12f34242003-09-02 22:48:03 +0000561/* Defines for CPC0_PLLMR1 Register fields */
wdenk10767cc2004-05-13 13:23:58 +0000562#define PLL_ACTIVE 0x80000000
563#define CPC0_PLLMR1_SSCS 0x80000000
564#define PLL_RESET 0x40000000
565#define CPC0_PLLMR1_PLLR 0x40000000
wdenk12f34242003-09-02 22:48:03 +0000566 /* Feedback multiplier */
wdenk10767cc2004-05-13 13:23:58 +0000567#define PLL_FBKDIV 0x00F00000
568#define CPC0_PLLMR1_FBDV 0x00F00000
569#define PLL_FBKDIV_16 0x00000000
570#define PLL_FBKDIV_1 0x00100000
571#define PLL_FBKDIV_2 0x00200000
572#define PLL_FBKDIV_3 0x00300000
573#define PLL_FBKDIV_4 0x00400000
574#define PLL_FBKDIV_5 0x00500000
575#define PLL_FBKDIV_6 0x00600000
576#define PLL_FBKDIV_7 0x00700000
577#define PLL_FBKDIV_8 0x00800000
578#define PLL_FBKDIV_9 0x00900000
579#define PLL_FBKDIV_10 0x00A00000
580#define PLL_FBKDIV_11 0x00B00000
581#define PLL_FBKDIV_12 0x00C00000
582#define PLL_FBKDIV_13 0x00D00000
583#define PLL_FBKDIV_14 0x00E00000
584#define PLL_FBKDIV_15 0x00F00000
wdenk12f34242003-09-02 22:48:03 +0000585 /* Forward A divisor */
wdenk10767cc2004-05-13 13:23:58 +0000586#define PLL_FWDDIVA 0x00070000
587#define CPC0_PLLMR1_FWDVA 0x00070000
588#define PLL_FWDDIVA_8 0x00000000
589#define PLL_FWDDIVA_7 0x00010000
590#define PLL_FWDDIVA_6 0x00020000
591#define PLL_FWDDIVA_5 0x00030000
592#define PLL_FWDDIVA_4 0x00040000
593#define PLL_FWDDIVA_3 0x00050000
594#define PLL_FWDDIVA_2 0x00060000
595#define PLL_FWDDIVA_1 0x00070000
wdenk12f34242003-09-02 22:48:03 +0000596 /* Forward B divisor */
wdenk10767cc2004-05-13 13:23:58 +0000597#define PLL_FWDDIVB 0x00007000
598#define CPC0_PLLMR1_FWDVB 0x00007000
599#define PLL_FWDDIVB_8 0x00000000
600#define PLL_FWDDIVB_7 0x00001000
601#define PLL_FWDDIVB_6 0x00002000
602#define PLL_FWDDIVB_5 0x00003000
603#define PLL_FWDDIVB_4 0x00004000
604#define PLL_FWDDIVB_3 0x00005000
605#define PLL_FWDDIVB_2 0x00006000
606#define PLL_FWDDIVB_1 0x00007000
wdenk12f34242003-09-02 22:48:03 +0000607 /* PLL tune bits */
wdenk10767cc2004-05-13 13:23:58 +0000608#define PLL_TUNE_MASK 0x000003FF
609#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
610#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
611#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
612#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
613#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
614#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
615#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
wdenk12f34242003-09-02 22:48:03 +0000616
617/* Defines for CPC0_PLLMR0 Register fields */
618 /* CPU divisor */
wdenk10767cc2004-05-13 13:23:58 +0000619#define PLL_CPUDIV 0x00300000
620#define CPC0_PLLMR0_CCDV 0x00300000
621#define PLL_CPUDIV_1 0x00000000
622#define PLL_CPUDIV_2 0x00100000
623#define PLL_CPUDIV_3 0x00200000
624#define PLL_CPUDIV_4 0x00300000
wdenk12f34242003-09-02 22:48:03 +0000625 /* PLB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000626#define PLL_PLBDIV 0x00030000
627#define CPC0_PLLMR0_CBDV 0x00030000
628#define PLL_PLBDIV_1 0x00000000
629#define PLL_PLBDIV_2 0x00010000
630#define PLL_PLBDIV_3 0x00020000
631#define PLL_PLBDIV_4 0x00030000
wdenk12f34242003-09-02 22:48:03 +0000632 /* OPB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000633#define PLL_OPBDIV 0x00003000
634#define CPC0_PLLMR0_OPDV 0x00003000
635#define PLL_OPBDIV_1 0x00000000
636#define PLL_OPBDIV_2 0x00001000
637#define PLL_OPBDIV_3 0x00002000
638#define PLL_OPBDIV_4 0x00003000
wdenk12f34242003-09-02 22:48:03 +0000639 /* EBC divisor */
wdenk10767cc2004-05-13 13:23:58 +0000640#define PLL_EXTBUSDIV 0x00000300
641#define CPC0_PLLMR0_EPDV 0x00000300
642#define PLL_EXTBUSDIV_2 0x00000000
643#define PLL_EXTBUSDIV_3 0x00000100
644#define PLL_EXTBUSDIV_4 0x00000200
645#define PLL_EXTBUSDIV_5 0x00000300
wdenk12f34242003-09-02 22:48:03 +0000646 /* MAL divisor */
wdenk10767cc2004-05-13 13:23:58 +0000647#define PLL_MALDIV 0x00000030
648#define CPC0_PLLMR0_MPDV 0x00000030
649#define PLL_MALDIV_1 0x00000000
650#define PLL_MALDIV_2 0x00000010
651#define PLL_MALDIV_3 0x00000020
652#define PLL_MALDIV_4 0x00000030
wdenk12f34242003-09-02 22:48:03 +0000653 /* PCI divisor */
wdenk10767cc2004-05-13 13:23:58 +0000654#define PLL_PCIDIV 0x00000003
655#define CPC0_PLLMR0_PPFD 0x00000003
656#define PLL_PCIDIV_1 0x00000000
657#define PLL_PCIDIV_2 0x00000001
658#define PLL_PCIDIV_3 0x00000002
659#define PLL_PCIDIV_4 0x00000003
wdenk12f34242003-09-02 22:48:03 +0000660
wdenke55ca7e2004-07-01 21:40:08 +0000661#ifdef CONFIG_PPCHAMELEON_CLK_25
662/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
663#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
664 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
665 PLL_MALDIV_1 | PLL_PCIDIV_4)
666#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
667 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
668 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
669
670#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
671 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
672 PLL_MALDIV_1 | PLL_PCIDIV_4)
673#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
674 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
675 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
676
677#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
678 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
679 PLL_MALDIV_1 | PLL_PCIDIV_4)
680#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
681 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
682 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
683
684#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
685 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
686 PLL_MALDIV_1 | PLL_PCIDIV_2)
687#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
688 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
689 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
690
691#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
692
wdenk180d3f72004-01-04 16:28:35 +0000693/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenke55ca7e2004-07-01 21:40:08 +0000694#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
wdenk10767cc2004-05-13 13:23:58 +0000695 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
696 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000697#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000698 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
699 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000700
701#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000702 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
703 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000704#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
wdenk10767cc2004-05-13 13:23:58 +0000705 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
706 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000707
708#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000709 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
710 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000711#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
wdenk10767cc2004-05-13 13:23:58 +0000712 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
713 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000714
715#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000716 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
717 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenke55ca7e2004-07-01 21:40:08 +0000718#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
wdenk10767cc2004-05-13 13:23:58 +0000719 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
720 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
wdenk180d3f72004-01-04 16:28:35 +0000721
wdenke55ca7e2004-07-01 21:40:08 +0000722#else
723#error "* External frequency (SysClk) not defined! *"
724#endif
725
wdenk180d3f72004-01-04 16:28:35 +0000726#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
727/* Model HI */
wdenk1d6f9722004-09-09 17:44:35 +0000728#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
729#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200730#define CONFIG_SYS_OPB_FREQ 55555555
wdenk180d3f72004-01-04 16:28:35 +0000731/* Model ME */
732#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk1d6f9722004-09-09 17:44:35 +0000733#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
734#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200735#define CONFIG_SYS_OPB_FREQ 66666666
wdenk180d3f72004-01-04 16:28:35 +0000736#else
737/* Model BA (default) */
wdenk1d6f9722004-09-09 17:44:35 +0000738#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
739#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200740#define CONFIG_SYS_OPB_FREQ 66666666
wdenke55ca7e2004-07-01 21:40:08 +0000741#endif
wdenk12f34242003-09-02 22:48:03 +0000742
wdenk1d6f9722004-09-09 17:44:35 +0000743#endif /* CONFIG_NO_SERIAL_EEPROM */
wdenk180d3f72004-01-04 16:28:35 +0000744
wdenk1d6f9722004-09-09 17:44:35 +0000745#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenk998eaae2004-04-18 19:43:36 +0000746#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
747
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200748/*
749 * JFFS2 partitions
750 */
751
752/* No command line, one static partition */
Stefan Roese68d7d652009-03-19 13:30:36 +0100753#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200754#define CONFIG_JFFS2_DEV "nand0"
755#define CONFIG_JFFS2_PART_SIZE 0x00400000
756#define CONFIG_JFFS2_PART_OFFSET 0x00000000
757
758/* mtdparts command line support */
759/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100760#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200761#define MTDIDS_DEFAULT "nor0=PPChameleon-0,nand0=ppchameleonevb-nand"
762*/
763
764/* 256 kB U-boot image */
765/*
766#define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
767 "1792k(user),256k(u-boot);" \
768 "ppchameleonevb-nand:-(nand)"
769*/
770
771/* 320 kB U-boot image */
772/*
773#define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
774 "1728k(user),320k(u-boot);" \
775 "ppchameleonevb-nand:-(nand)"
776*/
777
wdenk12f34242003-09-02 22:48:03 +0000778#endif /* __CONFIG_H */