blob: 4c7ef2525bc9e3d23cf30094712a9be0ca6849bd [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Henrik Nordström518ce472012-11-25 12:41:36 +01002/*
Stefan Roeseb70ed302014-06-09 11:36:59 +02003 * sunxi_emac.c -- Allwinner A10 ethernet driver
Henrik Nordström518ce472012-11-25 12:41:36 +01004 *
5 * (C) Copyright 2012, Stefan Roese <sr@denx.de>
Henrik Nordström518ce472012-11-25 12:41:36 +01006 */
7
8#include <common.h>
Jagan Teki0ed8eaf2019-02-28 00:26:50 +05309#include <clk.h>
Hans de Goede939ed1c2015-04-19 11:48:19 +020010#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070012#include <dm/device_compat.h>
Simon Glassc05ed002020-05-10 11:40:11 -060013#include <linux/delay.h>
Henrik Nordström518ce472012-11-25 12:41:36 +010014#include <linux/err.h>
Stefan Roeseb70ed302014-06-09 11:36:59 +020015#include <malloc.h>
16#include <miiphy.h>
17#include <net.h>
Henrik Nordström518ce472012-11-25 12:41:36 +010018#include <asm/io.h>
19#include <asm/arch/clock.h>
20#include <asm/arch/gpio.h>
21
22/* EMAC register */
Stefan Roeseb70ed302014-06-09 11:36:59 +020023struct emac_regs {
Henrik Nordström518ce472012-11-25 12:41:36 +010024 u32 ctl; /* 0x00 */
25 u32 tx_mode; /* 0x04 */
26 u32 tx_flow; /* 0x08 */
27 u32 tx_ctl0; /* 0x0c */
28 u32 tx_ctl1; /* 0x10 */
29 u32 tx_ins; /* 0x14 */
30 u32 tx_pl0; /* 0x18 */
31 u32 tx_pl1; /* 0x1c */
32 u32 tx_sta; /* 0x20 */
33 u32 tx_io_data; /* 0x24 */
Stefan Roeseb70ed302014-06-09 11:36:59 +020034 u32 tx_io_data1;/* 0x28 */
Henrik Nordström518ce472012-11-25 12:41:36 +010035 u32 tx_tsvl0; /* 0x2c */
36 u32 tx_tsvh0; /* 0x30 */
37 u32 tx_tsvl1; /* 0x34 */
38 u32 tx_tsvh1; /* 0x38 */
39 u32 rx_ctl; /* 0x3c */
40 u32 rx_hash0; /* 0x40 */
41 u32 rx_hash1; /* 0x44 */
42 u32 rx_sta; /* 0x48 */
43 u32 rx_io_data; /* 0x4c */
44 u32 rx_fbc; /* 0x50 */
45 u32 int_ctl; /* 0x54 */
46 u32 int_sta; /* 0x58 */
47 u32 mac_ctl0; /* 0x5c */
48 u32 mac_ctl1; /* 0x60 */
49 u32 mac_ipgt; /* 0x64 */
50 u32 mac_ipgr; /* 0x68 */
51 u32 mac_clrt; /* 0x6c */
52 u32 mac_maxf; /* 0x70 */
53 u32 mac_supp; /* 0x74 */
54 u32 mac_test; /* 0x78 */
55 u32 mac_mcfg; /* 0x7c */
56 u32 mac_mcmd; /* 0x80 */
57 u32 mac_madr; /* 0x84 */
58 u32 mac_mwtd; /* 0x88 */
59 u32 mac_mrdd; /* 0x8c */
60 u32 mac_mind; /* 0x90 */
61 u32 mac_ssrr; /* 0x94 */
62 u32 mac_a0; /* 0x98 */
63 u32 mac_a1; /* 0x9c */
64};
65
66/* SRAMC register */
67struct sunxi_sramc_regs {
68 u32 ctrl0;
69 u32 ctrl1;
70};
71
72/* 0: Disable 1: Aborted frame enable(default) */
73#define EMAC_TX_AB_M (0x1 << 0)
74/* 0: CPU 1: DMA(default) */
75#define EMAC_TX_TM (0x1 << 1)
76
77#define EMAC_TX_SETUP (0)
78
79/* 0: DRQ asserted 1: DRQ automatically(default) */
80#define EMAC_RX_DRQ_MODE (0x1 << 1)
81/* 0: CPU 1: DMA(default) */
82#define EMAC_RX_TM (0x1 << 2)
83/* 0: Normal(default) 1: Pass all Frames */
84#define EMAC_RX_PA (0x1 << 4)
85/* 0: Normal(default) 1: Pass Control Frames */
86#define EMAC_RX_PCF (0x1 << 5)
87/* 0: Normal(default) 1: Pass Frames with CRC Error */
88#define EMAC_RX_PCRCE (0x1 << 6)
89/* 0: Normal(default) 1: Pass Frames with Length Error */
90#define EMAC_RX_PLE (0x1 << 7)
91/* 0: Normal 1: Pass Frames length out of range(default) */
92#define EMAC_RX_POR (0x1 << 8)
93/* 0: Not accept 1: Accept unicast Packets(default) */
94#define EMAC_RX_UCAD (0x1 << 16)
95/* 0: Normal(default) 1: DA Filtering */
96#define EMAC_RX_DAF (0x1 << 17)
97/* 0: Not accept 1: Accept multicast Packets(default) */
98#define EMAC_RX_MCO (0x1 << 20)
99/* 0: Disable(default) 1: Enable Hash filter */
100#define EMAC_RX_MHF (0x1 << 21)
101/* 0: Not accept 1: Accept Broadcast Packets(default) */
102#define EMAC_RX_BCO (0x1 << 22)
103/* 0: Disable(default) 1: Enable SA Filtering */
104#define EMAC_RX_SAF (0x1 << 24)
105/* 0: Normal(default) 1: Inverse Filtering */
106#define EMAC_RX_SAIF (0x1 << 25)
107
108#define EMAC_RX_SETUP (EMAC_RX_POR | EMAC_RX_UCAD | EMAC_RX_DAF | \
109 EMAC_RX_MCO | EMAC_RX_BCO)
110
111/* 0: Disable 1: Enable Receive Flow Control(default) */
112#define EMAC_MAC_CTL0_RFC (0x1 << 2)
113/* 0: Disable 1: Enable Transmit Flow Control(default) */
114#define EMAC_MAC_CTL0_TFC (0x1 << 3)
115
116#define EMAC_MAC_CTL0_SETUP (EMAC_MAC_CTL0_RFC | EMAC_MAC_CTL0_TFC)
117
118/* 0: Disable 1: Enable MAC Frame Length Checking(default) */
119#define EMAC_MAC_CTL1_FLC (0x1 << 1)
120/* 0: Disable(default) 1: Enable Huge Frame */
121#define EMAC_MAC_CTL1_HF (0x1 << 2)
122/* 0: Disable(default) 1: Enable MAC Delayed CRC */
123#define EMAC_MAC_CTL1_DCRC (0x1 << 3)
124/* 0: Disable 1: Enable MAC CRC(default) */
125#define EMAC_MAC_CTL1_CRC (0x1 << 4)
126/* 0: Disable 1: Enable MAC PAD Short frames(default) */
127#define EMAC_MAC_CTL1_PC (0x1 << 5)
128/* 0: Disable(default) 1: Enable MAC PAD Short frames and append CRC */
129#define EMAC_MAC_CTL1_VC (0x1 << 6)
130/* 0: Disable(default) 1: Enable MAC auto detect Short frames */
131#define EMAC_MAC_CTL1_ADP (0x1 << 7)
132/* 0: Disable(default) 1: Enable */
133#define EMAC_MAC_CTL1_PRE (0x1 << 8)
134/* 0: Disable(default) 1: Enable */
135#define EMAC_MAC_CTL1_LPE (0x1 << 9)
136/* 0: Disable(default) 1: Enable no back off */
137#define EMAC_MAC_CTL1_NB (0x1 << 12)
138/* 0: Disable(default) 1: Enable */
139#define EMAC_MAC_CTL1_BNB (0x1 << 13)
140/* 0: Disable(default) 1: Enable */
141#define EMAC_MAC_CTL1_ED (0x1 << 14)
142
143#define EMAC_MAC_CTL1_SETUP (EMAC_MAC_CTL1_FLC | EMAC_MAC_CTL1_CRC | \
144 EMAC_MAC_CTL1_PC)
145
146#define EMAC_MAC_IPGT 0x15
147
Stefan Roeseb70ed302014-06-09 11:36:59 +0200148#define EMAC_MAC_NBTB_IPG1 0xc
Henrik Nordström518ce472012-11-25 12:41:36 +0100149#define EMAC_MAC_NBTB_IPG2 0x12
150
151#define EMAC_MAC_CW 0x37
Stefan Roeseb70ed302014-06-09 11:36:59 +0200152#define EMAC_MAC_RM 0xf
Henrik Nordström518ce472012-11-25 12:41:36 +0100153
154#define EMAC_MAC_MFL 0x0600
155
156/* Receive status */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200157#define EMAC_CRCERR (0x1 << 4)
158#define EMAC_LENERR (0x3 << 5)
Henrik Nordström518ce472012-11-25 12:41:36 +0100159
Hans de Goeded88c2f12015-04-25 13:46:28 +0200160#define EMAC_RX_BUFSIZE 2000
Henrik Nordström518ce472012-11-25 12:41:36 +0100161
Stefan Roeseb70ed302014-06-09 11:36:59 +0200162struct emac_eth_dev {
Hans de Goede8145dea2015-04-16 21:47:06 +0200163 struct emac_regs *regs;
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530164 struct clk clk;
Hans de Goede8145dea2015-04-16 21:47:06 +0200165 struct mii_dev *bus;
166 struct phy_device *phydev;
Henrik Nordström518ce472012-11-25 12:41:36 +0100167 int link_printed;
Hans de Goede939ed1c2015-04-19 11:48:19 +0200168#ifdef CONFIG_DM_ETH
169 uchar rx_buf[EMAC_RX_BUFSIZE];
170#endif
Henrik Nordström518ce472012-11-25 12:41:36 +0100171};
172
Stefan Roeseb70ed302014-06-09 11:36:59 +0200173struct emac_rxhdr {
Henrik Nordström518ce472012-11-25 12:41:36 +0100174 s16 rx_len;
175 u16 rx_status;
176};
177
Stefan Roeseb70ed302014-06-09 11:36:59 +0200178static void emac_inblk_32bit(void *reg, void *data, int count)
Henrik Nordström518ce472012-11-25 12:41:36 +0100179{
180 int cnt = (count + 3) >> 2;
181
182 if (cnt) {
183 u32 *buf = data;
184
185 do {
186 u32 x = readl(reg);
187 *buf++ = x;
188 } while (--cnt);
189 }
190}
191
Stefan Roeseb70ed302014-06-09 11:36:59 +0200192static void emac_outblk_32bit(void *reg, void *data, int count)
Henrik Nordström518ce472012-11-25 12:41:36 +0100193{
194 int cnt = (count + 3) >> 2;
195
196 if (cnt) {
197 const u32 *buf = data;
198
199 do {
200 writel(*buf++, reg);
201 } while (--cnt);
202 }
203}
204
Stefan Roeseb70ed302014-06-09 11:36:59 +0200205/* Read a word from phyxcer */
Hans de Goede8145dea2015-04-16 21:47:06 +0200206static int emac_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
Henrik Nordström518ce472012-11-25 12:41:36 +0100207{
Hans de Goede8145dea2015-04-16 21:47:06 +0200208 struct emac_eth_dev *priv = bus->priv;
209 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100210
211 /* issue the phy address and reg */
212 writel(addr << 8 | reg, &regs->mac_madr);
213
214 /* pull up the phy io line */
215 writel(0x1, &regs->mac_mcmd);
216
217 /* Wait read complete */
218 mdelay(1);
219
220 /* push down the phy io line */
221 writel(0x0, &regs->mac_mcmd);
222
Hans de Goede8145dea2015-04-16 21:47:06 +0200223 /* And read data */
224 return readl(&regs->mac_mrdd);
Henrik Nordström518ce472012-11-25 12:41:36 +0100225}
226
Stefan Roeseb70ed302014-06-09 11:36:59 +0200227/* Write a word to phyxcer */
Hans de Goede8145dea2015-04-16 21:47:06 +0200228static int emac_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
229 u16 value)
Henrik Nordström518ce472012-11-25 12:41:36 +0100230{
Hans de Goede8145dea2015-04-16 21:47:06 +0200231 struct emac_eth_dev *priv = bus->priv;
232 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100233
234 /* issue the phy address and reg */
235 writel(addr << 8 | reg, &regs->mac_madr);
236
237 /* pull up the phy io line */
238 writel(0x1, &regs->mac_mcmd);
239
240 /* Wait write complete */
241 mdelay(1);
242
243 /* push down the phy io line */
244 writel(0x0, &regs->mac_mcmd);
245
246 /* and write data */
247 writel(value, &regs->mac_mwtd);
248
249 return 0;
250}
251
Hans de Goede8145dea2015-04-16 21:47:06 +0200252static int sunxi_emac_init_phy(struct emac_eth_dev *priv, void *dev)
Henrik Nordström518ce472012-11-25 12:41:36 +0100253{
Hans de Goede8145dea2015-04-16 21:47:06 +0200254 int ret, mask = 0xffffffff;
255
256#ifdef CONFIG_PHY_ADDR
257 mask = 1 << CONFIG_PHY_ADDR;
258#endif
259
260 priv->bus = mdio_alloc();
261 if (!priv->bus) {
262 printf("Failed to allocate MDIO bus\n");
263 return -ENOMEM;
264 }
265
266 priv->bus->read = emac_mdio_read;
267 priv->bus->write = emac_mdio_write;
268 priv->bus->priv = priv;
269 strcpy(priv->bus->name, "emac");
270
271 ret = mdio_register(priv->bus);
272 if (ret)
273 return ret;
274
Marek Behúne24b58f2022-04-07 00:33:08 +0200275 priv->phydev = phy_find_by_mask(priv->bus, mask);
Hans de Goede8145dea2015-04-16 21:47:06 +0200276 if (!priv->phydev)
277 return -ENODEV;
278
Marek Behúne24b58f2022-04-07 00:33:08 +0200279 phy_connect_dev(priv->phydev, dev, PHY_INTERFACE_MODE_MII);
Hans de Goede8145dea2015-04-16 21:47:06 +0200280 phy_config(priv->phydev);
281
282 return 0;
283}
284
285static void emac_setup(struct emac_eth_dev *priv)
286{
287 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100288 u32 reg_val;
Henrik Nordström518ce472012-11-25 12:41:36 +0100289
290 /* Set up TX */
291 writel(EMAC_TX_SETUP, &regs->tx_mode);
292
293 /* Set up RX */
294 writel(EMAC_RX_SETUP, &regs->rx_ctl);
295
296 /* Set MAC */
297 /* Set MAC CTL0 */
298 writel(EMAC_MAC_CTL0_SETUP, &regs->mac_ctl0);
299
300 /* Set MAC CTL1 */
Henrik Nordström518ce472012-11-25 12:41:36 +0100301 reg_val = 0;
Hans de Goede8145dea2015-04-16 21:47:06 +0200302 if (priv->phydev->duplex == DUPLEX_FULL)
Henrik Nordström518ce472012-11-25 12:41:36 +0100303 reg_val = (0x1 << 0);
304 writel(EMAC_MAC_CTL1_SETUP | reg_val, &regs->mac_ctl1);
305
306 /* Set up IPGT */
307 writel(EMAC_MAC_IPGT, &regs->mac_ipgt);
308
309 /* Set up IPGR */
310 writel(EMAC_MAC_NBTB_IPG2 | (EMAC_MAC_NBTB_IPG1 << 8), &regs->mac_ipgr);
311
312 /* Set up Collison window */
313 writel(EMAC_MAC_RM | (EMAC_MAC_CW << 8), &regs->mac_clrt);
314
315 /* Set up Max Frame Length */
316 writel(EMAC_MAC_MFL, &regs->mac_maxf);
317}
318
Hans de Goedef9f62d22015-04-18 14:44:38 +0200319static void emac_reset(struct emac_eth_dev *priv)
Henrik Nordström518ce472012-11-25 12:41:36 +0100320{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200321 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100322
323 debug("resetting device\n");
324
325 /* RESET device */
326 writel(0, &regs->ctl);
327 udelay(200);
328
329 writel(1, &regs->ctl);
330 udelay(200);
331}
332
oliver@schinagl.nlace15202016-11-25 16:38:34 +0100333static int _sunxi_write_hwaddr(struct emac_eth_dev *priv, u8 *enetaddr)
334{
335 struct emac_regs *regs = priv->regs;
336 u32 enetaddr_lo, enetaddr_hi;
337
338 enetaddr_lo = enetaddr[2] | (enetaddr[1] << 8) | (enetaddr[0] << 16);
339 enetaddr_hi = enetaddr[5] | (enetaddr[4] << 8) | (enetaddr[3] << 16);
340
Joe Hershberger6e356862018-05-01 16:33:55 -0500341 writel(enetaddr_hi, &regs->mac_a0);
342 writel(enetaddr_lo, &regs->mac_a1);
oliver@schinagl.nlace15202016-11-25 16:38:34 +0100343
344 return 0;
345}
346
Hans de Goedef9f62d22015-04-18 14:44:38 +0200347static int _sunxi_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr)
Henrik Nordström518ce472012-11-25 12:41:36 +0100348{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200349 struct emac_regs *regs = priv->regs;
Hans de Goede8145dea2015-04-16 21:47:06 +0200350 int ret;
Henrik Nordström518ce472012-11-25 12:41:36 +0100351
352 /* Init EMAC */
353
354 /* Flush RX FIFO */
355 setbits_le32(&regs->rx_ctl, 0x8);
356 udelay(1);
357
358 /* Init MAC */
359
360 /* Soft reset MAC */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200361 clrbits_le32(&regs->mac_ctl0, 0x1 << 15);
Henrik Nordström518ce472012-11-25 12:41:36 +0100362
363 /* Clear RX counter */
364 writel(0x0, &regs->rx_fbc);
365 udelay(1);
366
367 /* Set up EMAC */
Hans de Goede8145dea2015-04-16 21:47:06 +0200368 emac_setup(priv);
Henrik Nordström518ce472012-11-25 12:41:36 +0100369
oliver@schinagl.nlace15202016-11-25 16:38:34 +0100370 _sunxi_write_hwaddr(priv, enetaddr);
Henrik Nordström518ce472012-11-25 12:41:36 +0100371
372 mdelay(1);
373
Hans de Goedef9f62d22015-04-18 14:44:38 +0200374 emac_reset(priv);
Henrik Nordström518ce472012-11-25 12:41:36 +0100375
376 /* PHY POWER UP */
Hans de Goede8145dea2015-04-16 21:47:06 +0200377 ret = phy_startup(priv->phydev);
378 if (ret) {
379 printf("Could not initialize PHY %s\n",
380 priv->phydev->dev->name);
381 return ret;
382 }
Henrik Nordström518ce472012-11-25 12:41:36 +0100383
384 /* Print link status only once */
385 if (!priv->link_printed) {
386 printf("ENET Speed is %d Mbps - %s duplex connection\n",
Hans de Goede8145dea2015-04-16 21:47:06 +0200387 priv->phydev->speed,
388 priv->phydev->duplex ? "FULL" : "HALF");
Henrik Nordström518ce472012-11-25 12:41:36 +0100389 priv->link_printed = 1;
390 }
391
392 /* Set EMAC SPEED depend on PHY */
Hans de Goede8145dea2015-04-16 21:47:06 +0200393 if (priv->phydev->speed == SPEED_100)
394 setbits_le32(&regs->mac_supp, 1 << 8);
395 else
396 clrbits_le32(&regs->mac_supp, 1 << 8);
Henrik Nordström518ce472012-11-25 12:41:36 +0100397
398 /* Set duplex depend on phy */
Hans de Goede8145dea2015-04-16 21:47:06 +0200399 if (priv->phydev->duplex == DUPLEX_FULL)
400 setbits_le32(&regs->mac_ctl1, 1 << 0);
401 else
402 clrbits_le32(&regs->mac_ctl1, 1 << 0);
Henrik Nordström518ce472012-11-25 12:41:36 +0100403
404 /* Enable RX/TX */
405 setbits_le32(&regs->ctl, 0x7);
406
407 return 0;
408}
409
Hans de Goedef9f62d22015-04-18 14:44:38 +0200410static int _sunxi_emac_eth_recv(struct emac_eth_dev *priv, void *packet)
Henrik Nordström518ce472012-11-25 12:41:36 +0100411{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200412 struct emac_regs *regs = priv->regs;
Stefan Roeseb70ed302014-06-09 11:36:59 +0200413 struct emac_rxhdr rxhdr;
Henrik Nordström518ce472012-11-25 12:41:36 +0100414 u32 rxcount;
415 u32 reg_val;
416 int rx_len;
417 int rx_status;
418 int good_packet;
419
420 /* Check packet ready or not */
421
Stefan Roeseb70ed302014-06-09 11:36:59 +0200422 /* Race warning: The first packet might arrive with
Henrik Nordström518ce472012-11-25 12:41:36 +0100423 * the interrupts disabled, but the second will fix
424 */
425 rxcount = readl(&regs->rx_fbc);
426 if (!rxcount) {
427 /* Had one stuck? */
428 rxcount = readl(&regs->rx_fbc);
429 if (!rxcount)
Hans de Goedef9f62d22015-04-18 14:44:38 +0200430 return -EAGAIN;
Henrik Nordström518ce472012-11-25 12:41:36 +0100431 }
432
433 reg_val = readl(&regs->rx_io_data);
434 if (reg_val != 0x0143414d) {
435 /* Disable RX */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200436 clrbits_le32(&regs->ctl, 0x1 << 2);
Henrik Nordström518ce472012-11-25 12:41:36 +0100437
438 /* Flush RX FIFO */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200439 setbits_le32(&regs->rx_ctl, 0x1 << 3);
440 while (readl(&regs->rx_ctl) & (0x1 << 3))
Henrik Nordström518ce472012-11-25 12:41:36 +0100441 ;
442
443 /* Enable RX */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200444 setbits_le32(&regs->ctl, 0x1 << 2);
Henrik Nordström518ce472012-11-25 12:41:36 +0100445
Hans de Goedef9f62d22015-04-18 14:44:38 +0200446 return -EAGAIN;
Henrik Nordström518ce472012-11-25 12:41:36 +0100447 }
448
Stefan Roeseb70ed302014-06-09 11:36:59 +0200449 /* A packet ready now
Henrik Nordström518ce472012-11-25 12:41:36 +0100450 * Get status/length
451 */
452 good_packet = 1;
453
Stefan Roeseb70ed302014-06-09 11:36:59 +0200454 emac_inblk_32bit(&regs->rx_io_data, &rxhdr, sizeof(rxhdr));
Henrik Nordström518ce472012-11-25 12:41:36 +0100455
456 rx_len = rxhdr.rx_len;
457 rx_status = rxhdr.rx_status;
458
459 /* Packet Status check */
460 if (rx_len < 0x40) {
461 good_packet = 0;
462 debug("RX: Bad Packet (runt)\n");
463 }
464
465 /* rx_status is identical to RSR register. */
466 if (0 & rx_status & (EMAC_CRCERR | EMAC_LENERR)) {
467 good_packet = 0;
468 if (rx_status & EMAC_CRCERR)
469 printf("crc error\n");
470 if (rx_status & EMAC_LENERR)
471 printf("length error\n");
472 }
473
Stefan Roeseb70ed302014-06-09 11:36:59 +0200474 /* Move data from EMAC */
Henrik Nordström518ce472012-11-25 12:41:36 +0100475 if (good_packet) {
Hans de Goeded88c2f12015-04-25 13:46:28 +0200476 if (rx_len > EMAC_RX_BUFSIZE) {
Henrik Nordström518ce472012-11-25 12:41:36 +0100477 printf("Received packet is too big (len=%d)\n", rx_len);
Hans de Goedef9f62d22015-04-18 14:44:38 +0200478 return -EMSGSIZE;
Henrik Nordström518ce472012-11-25 12:41:36 +0100479 }
Hans de Goedef9f62d22015-04-18 14:44:38 +0200480 emac_inblk_32bit((void *)&regs->rx_io_data, packet, rx_len);
481 return rx_len;
Henrik Nordström518ce472012-11-25 12:41:36 +0100482 }
483
Hans de Goedef9f62d22015-04-18 14:44:38 +0200484 return -EIO; /* Bad packet */
Henrik Nordström518ce472012-11-25 12:41:36 +0100485}
486
Hans de Goedef9f62d22015-04-18 14:44:38 +0200487static int _sunxi_emac_eth_send(struct emac_eth_dev *priv, void *packet,
488 int len)
Henrik Nordström518ce472012-11-25 12:41:36 +0100489{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200490 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100491
492 /* Select channel 0 */
493 writel(0, &regs->tx_ins);
494
495 /* Write packet */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200496 emac_outblk_32bit((void *)&regs->tx_io_data, packet, len);
Henrik Nordström518ce472012-11-25 12:41:36 +0100497
498 /* Set TX len */
499 writel(len, &regs->tx_pl0);
500
501 /* Start translate from fifo to phy */
502 setbits_le32(&regs->tx_ctl0, 1);
503
504 return 0;
505}
506
Sean Andersone2f74212020-09-15 10:44:59 -0400507static int sunxi_emac_board_setup(struct udevice *dev,
508 struct emac_eth_dev *priv)
Henrik Nordström518ce472012-11-25 12:41:36 +0100509{
Henrik Nordström518ce472012-11-25 12:41:36 +0100510 struct sunxi_sramc_regs *sram =
511 (struct sunxi_sramc_regs *)SUNXI_SRAMC_BASE;
Hans de Goedef9f62d22015-04-18 14:44:38 +0200512 struct emac_regs *regs = priv->regs;
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530513 int pin, ret;
Hans de Goedef9f62d22015-04-18 14:44:38 +0200514
515 /* Map SRAM to EMAC */
516 setbits_le32(&sram->ctrl1, 0x5 << 2);
517
518 /* Configure pin mux settings for MII Ethernet */
519 for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(17); pin++)
520 sunxi_gpio_set_cfgpin(pin, SUNXI_GPA_EMAC);
521
522 /* Set up clock gating */
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530523 ret = clk_enable(&priv->clk);
524 if (ret) {
525 dev_err(dev, "failed to enable emac clock\n");
526 return ret;
527 }
Hans de Goedef9f62d22015-04-18 14:44:38 +0200528
529 /* Set MII clock */
530 clrsetbits_le32(&regs->mac_mcfg, 0xf << 2, 0xd << 2);
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530531
532 return 0;
Hans de Goedef9f62d22015-04-18 14:44:38 +0200533}
534
Hans de Goede939ed1c2015-04-19 11:48:19 +0200535static int sunxi_emac_eth_start(struct udevice *dev)
536{
Simon Glassc69cda22020-12-03 16:55:20 -0700537 struct eth_pdata *pdata = dev_get_plat(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200538
Simon Glass0fd3d912020-12-22 19:30:28 -0700539 return _sunxi_emac_eth_init(dev_get_priv(dev), pdata->enetaddr);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200540}
541
542static int sunxi_emac_eth_send(struct udevice *dev, void *packet, int length)
543{
544 struct emac_eth_dev *priv = dev_get_priv(dev);
545
546 return _sunxi_emac_eth_send(priv, packet, length);
547}
548
Simon Glassa1ca92e2015-07-06 16:47:49 -0600549static int sunxi_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Hans de Goede939ed1c2015-04-19 11:48:19 +0200550{
551 struct emac_eth_dev *priv = dev_get_priv(dev);
552 int rx_len;
553
554 rx_len = _sunxi_emac_eth_recv(priv, priv->rx_buf);
555 *packetp = priv->rx_buf;
556
557 return rx_len;
558}
559
560static void sunxi_emac_eth_stop(struct udevice *dev)
561{
562 /* Nothing to do here */
563}
564
565static int sunxi_emac_eth_probe(struct udevice *dev)
566{
Simon Glassc69cda22020-12-03 16:55:20 -0700567 struct eth_pdata *pdata = dev_get_plat(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200568 struct emac_eth_dev *priv = dev_get_priv(dev);
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530569 int ret;
Hans de Goede939ed1c2015-04-19 11:48:19 +0200570
571 priv->regs = (struct emac_regs *)pdata->iobase;
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530572
573 ret = clk_get_by_index(dev, 0, &priv->clk);
574 if (ret) {
575 dev_err(dev, "failed to get emac clock\n");
576 return ret;
577 }
578
Sean Andersone2f74212020-09-15 10:44:59 -0400579 ret = sunxi_emac_board_setup(dev, priv);
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530580 if (ret)
581 return ret;
Hans de Goede939ed1c2015-04-19 11:48:19 +0200582
583 return sunxi_emac_init_phy(priv, dev);
584}
585
586static const struct eth_ops sunxi_emac_eth_ops = {
587 .start = sunxi_emac_eth_start,
588 .send = sunxi_emac_eth_send,
589 .recv = sunxi_emac_eth_recv,
590 .stop = sunxi_emac_eth_stop,
591};
592
Simon Glassd1998a92020-12-03 16:55:21 -0700593static int sunxi_emac_eth_of_to_plat(struct udevice *dev)
Hans de Goede939ed1c2015-04-19 11:48:19 +0200594{
Simon Glassc69cda22020-12-03 16:55:20 -0700595 struct eth_pdata *pdata = dev_get_plat(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200596
Masahiro Yamada25484932020-07-17 14:36:48 +0900597 pdata->iobase = dev_read_addr(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200598
599 return 0;
600}
601
602static const struct udevice_id sunxi_emac_eth_ids[] = {
603 { .compatible = "allwinner,sun4i-a10-emac" },
604 { }
605};
606
607U_BOOT_DRIVER(eth_sunxi_emac) = {
608 .name = "eth_sunxi_emac",
609 .id = UCLASS_ETH,
610 .of_match = sunxi_emac_eth_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700611 .of_to_plat = sunxi_emac_eth_of_to_plat,
Hans de Goede939ed1c2015-04-19 11:48:19 +0200612 .probe = sunxi_emac_eth_probe,
613 .ops = &sunxi_emac_eth_ops,
Simon Glass41575d82020-12-03 16:55:17 -0700614 .priv_auto = sizeof(struct emac_eth_dev),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700615 .plat_auto = sizeof(struct eth_pdata),
Hans de Goede939ed1c2015-04-19 11:48:19 +0200616};