blob: e7a0294644cca6d9ceef659f762947a6d498a3e6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05302/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2021 NXP
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05305 */
6
7#ifndef __LS1012AQDS_H__
8#define __LS1012AQDS_H__
9
10#include "ls1012a_common.h"
11
Shengzhou Liub9e745b2016-08-26 18:30:39 +080012/* DDR */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053013#define CONFIG_SYS_SDRAM_SIZE 0x40000000
14
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053015/*
16 * QIXIS Definitions
17 */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053018
19#ifdef CONFIG_FSL_QIXIS
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053020#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
21#define QIXIS_LBMAP_BRDCFG_REG 0x04
22#define QIXIS_LBMAP_SWITCH 6
Prabhakar Kushwaha3b4dbd32016-07-19 14:05:47 +053023#define QIXIS_LBMAP_MASK 0x08
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053024#define QIXIS_LBMAP_SHIFT 0
25#define QIXIS_LBMAP_DFLTBANK 0x00
26#define QIXIS_LBMAP_ALTBANK 0x08
Prabhakar Kushwaha3b4dbd32016-07-19 14:05:47 +053027#define QIXIS_RST_CTL_RESET 0x31
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053028#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
29#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
30#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
31#endif
32
33/*
34 * I2C bus multiplexer
35 */
36#define I2C_MUX_PCA_ADDR_PRI 0x77
37#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
38#define I2C_RETIMER_ADDR 0x18
39#define I2C_MUX_CH_DEFAULT 0x8
40#define I2C_MUX_CH_CH7301 0xC
41#define I2C_MUX_CH5 0xD
42#define I2C_MUX_CH7 0xF
43
44#define I2C_MUX_CH_VOL_MONITOR 0xa
45
46/*
47* RTC configuration
48*/
49#define RTC
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053050#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053051
52/* EEPROM */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053053#define CONFIG_SYS_I2C_EEPROM_NXID
54#define CONFIG_SYS_EEPROM_BUS_NUM 0
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053055
56
57/* Voltage monitor on channel 2*/
58#define I2C_VOL_MONITOR_ADDR 0x40
59#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
60#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
61#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
62
63/* DSPI */
64#define CONFIG_FSL_DSPI1
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053065
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053066#define MMAP_DSPI DSPI1_BASE_ADDR
67
68#define CONFIG_SYS_DSPI_CTAR0 1
69
70#define CONFIG_SYS_DSPI_CTAR1 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
71 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
72 DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
73 DSPI_CTAR_DT(0))
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053074
75#define CONFIG_SYS_DSPI_CTAR2 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
76 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
77 DSPI_CTAR_CSSCK(0) | DSPI_CTAR_ASC(0) | \
78 DSPI_CTAR_DT(0))
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053079
80#define CONFIG_SYS_DSPI_CTAR3 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
81 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
82 DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
83 DSPI_CTAR_DT(0))
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053084
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053085#define CONFIG_PCIE1 /* PCIE controller 1 */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053086
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053087#define CONFIG_PCI_SCAN_SHOW
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053088
Biwen Lifc9a3d12020-10-26 16:52:36 +080089#undef CONFIG_EXTRA_ENV_SETTINGS
90#define CONFIG_EXTRA_ENV_SETTINGS \
91 "verify=no\0" \
92 "fdt_addr=0x00f00000\0" \
93 "kernel_addr=0x01000000\0" \
94 "kernelheader_addr=0x600000\0" \
95 "scriptaddr=0x80000000\0" \
96 "scripthdraddr=0x80080000\0" \
97 "fdtheader_addr_r=0x80100000\0" \
98 "kernelheader_addr_r=0x80200000\0" \
99 "kernel_addr_r=0x96000000\0" \
100 "fdt_addr_r=0x90000000\0" \
101 "load_addr=0xa0000000\0" \
102 "kernel_size=0x2800000\0" \
103 "kernelheader_size=0x40000\0" \
104 "console=ttyS0,115200\0" \
105 BOOTENV \
106 "boot_scripts=ls1012aqds_boot.scr\0" \
107 "boot_script_hdr=hdr_ls1012aqds_bs.out\0" \
108 "scan_dev_for_boot_part=" \
109 "part list ${devtype} ${devnum} devplist; " \
110 "env exists devplist || setenv devplist 1; " \
111 "for distro_bootpart in ${devplist}; do " \
112 "if fstype ${devtype} " \
113 "${devnum}:${distro_bootpart} " \
114 "bootfstype; then " \
115 "run scan_dev_for_boot; " \
116 "fi; " \
117 "done\0" \
Biwen Lifc9a3d12020-10-26 16:52:36 +0800118 "boot_a_script=" \
119 "load ${devtype} ${devnum}:${distro_bootpart} " \
120 "${scriptaddr} ${prefix}${script}; " \
121 "env exists secureboot && load ${devtype} " \
122 "${devnum}:${distro_bootpart} " \
123 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
124 "env exists secureboot " \
125 "&& esbc_validate ${scripthdraddr};" \
126 "source ${scriptaddr}\0" \
Mian Yousaf Kaukab864c3db2021-04-14 12:33:58 +0200127 "qspi_bootcmd=echo Trying load from qspi..;" \
Biwen Lifc9a3d12020-10-26 16:52:36 +0800128 "sf probe 0:0 && sf read $load_addr " \
129 "$kernel_addr $kernel_size; env exists secureboot " \
130 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
131 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
132 "bootm $load_addr#$board\0"
133
Biwen Lifc9a3d12020-10-26 16:52:36 +0800134#ifdef CONFIG_TFABOOT
135#undef QSPI_NOR_BOOTCOMMAND
Mian Yousaf Kaukab864c3db2021-04-14 12:33:58 +0200136#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "\
Biwen Lifc9a3d12020-10-26 16:52:36 +0800137 "env exists secureboot && esbc_halt;"
Biwen Lifc9a3d12020-10-26 16:52:36 +0800138#endif
139
Rajesh Bhagate5141cb2018-11-05 18:02:59 +0000140#include <asm/fsl_secure_boot.h>
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +0530141#endif /* __LS1012AQDS_H__ */