blob: 7fada3fec0a7adc96a229ef2805fb9c5671e0af5 [file] [log] [blame]
Paul Kocialkowski02579302015-07-20 15:17:11 +02001/*
Paul Kocialkowski39af3d82016-02-07 16:50:50 +01002 * LG Optimus Black codename sniper config
Paul Kocialkowski02579302015-07-20 15:17:11 +02003 *
4 * Copyright (C) 2015 Paul Kocialkowski <contact@paulk.fr>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include <asm/arch/cpu.h>
13#include <asm/arch/omap.h>
14
15/*
16 * CPU
17 */
18
Paul Kocialkowski02579302015-07-20 15:17:11 +020019#define CONFIG_ARM_ARCH_CP15_ERRATA
20#define CONFIG_ARM_ERRATA_454179
21#define CONFIG_ARM_ERRATA_430973
22#define CONFIG_ARM_ERRATA_621766
23
24/*
25 * Platform
26 */
27
28#define CONFIG_OMAP
29#define CONFIG_OMAP_COMMON
30
31/*
32 * Board
33 */
34
Paul Kocialkowski957efd42015-07-20 15:17:12 +020035#define CONFIG_MISC_INIT_R
Paul Kocialkowski02579302015-07-20 15:17:11 +020036
37/*
38 * Clocks
39 */
40
41#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
42#define CONFIG_SYS_PTV 2
43
44#define V_NS16550_CLK 48000000
45#define V_OSCK 26000000
46#define V_SCLK (V_OSCK >> 1)
47
48/*
49 * DRAM
50 */
51
52#define CONFIG_SDRC
53#define CONFIG_NR_DRAM_BANKS 2
54#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
55#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
56
57/*
58 * Memory
59 */
60
61#define CONFIG_SYS_TEXT_BASE 0x80100000
Paul Kocialkowski23a004a2016-02-26 13:18:47 +010062#define CONFIG_SYS_SDRAM_BASE 0x80000000
63#define CONFIG_SYS_INIT_SP_ADDR (NON_SECURE_SRAM_END - \
Paul Kocialkowski02579302015-07-20 15:17:11 +020064 GENERATED_GBL_DATA_SIZE)
65
66#define CONFIG_SYS_MALLOC_LEN (1024 * 1024 + CONFIG_ENV_SIZE)
67
68/*
69 * GPIO
70 */
71
72#define CONFIG_OMAP_GPIO
73#define CONFIG_OMAP3_GPIO_2
74#define CONFIG_OMAP3_GPIO_3
75#define CONFIG_OMAP3_GPIO_4
76#define CONFIG_OMAP3_GPIO_5
77#define CONFIG_OMAP3_GPIO_6
78
79/*
80 * I2C
81 */
82
83#define CONFIG_SYS_I2C
84#define CONFIG_SYS_OMAP24_I2C_SPEED 400000
85#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
86#define CONFIG_SYS_I2C_OMAP34XX
87#define CONFIG_I2C_MULTI_BUS
88
Paul Kocialkowski02579302015-07-20 15:17:11 +020089/*
90 * Flash
91 */
92
93#define CONFIG_SYS_NO_FLASH
94
95/*
96 * MMC
97 */
98
Paul Kocialkowski02579302015-07-20 15:17:11 +020099#define CONFIG_MMC
Paul Kocialkowski23a004a2016-02-26 13:18:47 +0100100#define CONFIG_GENERIC_MMC
Paul Kocialkowski02579302015-07-20 15:17:11 +0200101#define CONFIG_OMAP_HSMMC
102
Paul Kocialkowski02579302015-07-20 15:17:11 +0200103/*
104 * Power
105 */
106
107#define CONFIG_TWL4030_POWER
108
109/*
110 * Input
111 */
112
113#define CONFIG_TWL4030_INPUT
114
115/*
116 * Partitions
117 */
118
119#define CONFIG_PARTITION_UUIDS
Paul Kocialkowski02579302015-07-20 15:17:11 +0200120#define CONFIG_CMD_PART
121
122/*
Paul Kocialkowski02579302015-07-20 15:17:11 +0200123 * SPL
124 */
125
126#define CONFIG_SPL_FRAMEWORK
127
128#define CONFIG_SPL_TEXT_BASE 0x40200000
Tom Rinifa2f81b2016-08-26 13:30:43 -0400129#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
130 CONFIG_SPL_TEXT_BASE)
Paul Kocialkowski02579302015-07-20 15:17:11 +0200131#define CONFIG_SPL_BSS_START_ADDR 0x80000000
132#define CONFIG_SPL_BSS_MAX_SIZE (512 * 1024)
133#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
134#define CONFIG_SYS_SPL_MALLOC_SIZE (1024 * 1024)
135#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
136
137#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
138#define CONFIG_SPL_BOARD_INIT
139
Paul Kocialkowski02579302015-07-20 15:17:11 +0200140#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 2
141
142#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
143#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
144
Paul Kocialkowski02579302015-07-20 15:17:11 +0200145#define CONFIG_AUTO_COMPLETE
146
Paul Kocialkowski02579302015-07-20 15:17:11 +0200147#define CONFIG_SYS_LONGHELP
Paul Kocialkowski02579302015-07-20 15:17:11 +0200148
149#define CONFIG_SYS_MAXARGS 16
150#define CONFIG_SYS_CBSIZE 512
151#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) \
152 + 16)
153
154/*
155 * Serial
156 */
157
Thomas Chou4fb60552015-11-19 21:48:13 +0800158#ifdef CONFIG_SPL_BUILD
Paul Kocialkowski02579302015-07-20 15:17:11 +0200159#define CONFIG_SYS_NS16550_SERIAL
160#define CONFIG_SYS_NS16550_REG_SIZE (-4)
Paul Kocialkowski02579302015-07-20 15:17:11 +0200161#endif
162
Thomas Chouc7b96862015-11-19 21:48:12 +0800163#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
Paul Kocialkowski02579302015-07-20 15:17:11 +0200164#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
165#define CONFIG_CONS_INDEX 3
Paul Kocialkowski02579302015-07-20 15:17:11 +0200166
167#define CONFIG_BAUDRATE 115200
168#define CONFIG_SYS_BAUDRATE_TABLE { 4800, 9600, 19200, 38400, 57600, \
169 115200 }
170
171/*
Paul Kocialkowskifbdd3292015-07-20 15:17:15 +0200172 * USB gadget
173 */
174
175#define CONFIG_USB_MUSB_PIO_ONLY
176#define CONFIG_USB_MUSB_OMAP2PLUS
177#define CONFIG_TWL4030_USB
178
Paul Kocialkowskifbdd3292015-07-20 15:17:15 +0200179/*
Paul Kocialkowskifbdd3292015-07-20 15:17:15 +0200180 * Fastboot
181 */
182
183#define CONFIG_USB_FUNCTION_FASTBOOT
184
185#define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
186#define CONFIG_FASTBOOT_BUF_SIZE 0x2000000
187
188#define CONFIG_FASTBOOT_FLASH
189#define CONFIG_FASTBOOT_FLASH_MMC_DEV 0
190
191#define CONFIG_CMD_FASTBOOT
192
193/*
Paul Kocialkowski02579302015-07-20 15:17:11 +0200194 * Environment
195 */
196
197#define CONFIG_ENV_SIZE (128 * 1024)
198#define CONFIG_ENV_IS_NOWHERE
199
200#define CONFIG_ENV_OVERWRITE
201
202#define CONFIG_EXTRA_ENV_SETTINGS \
203 "kernel_addr_r=0x82000000\0" \
Paul Kocialkowski1d3a8662015-12-23 11:28:29 +0100204 "loadaddr=0x82000000\0" \
205 "fdt_addr_r=0x88000000\0" \
206 "fdtaddr=0x88000000\0" \
207 "ramdisk_addr_r=0x88080000\0" \
208 "pxefile_addr_r=0x80100000\0" \
209 "scriptaddr=0x80000000\0" \
210 "bootm_size=0x10000000\0" \
Paul Kocialkowski02579302015-07-20 15:17:11 +0200211 "boot_mmc_dev=0\0" \
212 "kernel_mmc_part=3\0" \
213 "recovery_mmc_part=4\0" \
Paul Kocialkowski1d3a8662015-12-23 11:28:29 +0100214 "fdtfile=omap3-sniper.dtb\0" \
215 "bootfile=/boot/extlinux/extlinux.conf\0" \
Paul Kocialkowski5fcbca52016-03-29 14:16:21 +0200216 "bootargs=console=ttyO2,115200 vram=5M,0x9FA00000 omapfb.vram=0:5M\0"
Paul Kocialkowski02579302015-07-20 15:17:11 +0200217
218/*
Paul Kocialkowski1d3a8662015-12-23 11:28:29 +0100219 * ATAGs
Paul Kocialkowski02579302015-07-20 15:17:11 +0200220 */
221
Paul Kocialkowski02579302015-07-20 15:17:11 +0200222#define CONFIG_SETUP_MEMORY_TAGS
223#define CONFIG_CMDLINE_TAG
224#define CONFIG_INITRD_TAG
225#define CONFIG_REVISION_TAG
Paul Kocialkowski9f4e1e92015-07-20 15:17:14 +0200226#define CONFIG_SERIAL_TAG
Paul Kocialkowski02579302015-07-20 15:17:11 +0200227
228/*
229 * Boot
230 */
231
232#define CONFIG_SYS_LOAD_ADDR 0x82000000
Paul Kocialkowski02579302015-07-20 15:17:11 +0200233
234#define CONFIG_ANDROID_BOOT_IMAGE
235
236#define CONFIG_BOOTCOMMAND \
237 "setenv boot_mmc_part ${kernel_mmc_part}; " \
Paul Kocialkowski957efd42015-07-20 15:17:12 +0200238 "if test reboot-${reboot-mode} = reboot-r; then " \
239 "echo recovery; setenv boot_mmc_part ${recovery_mmc_part}; fi; " \
Paul Kocialkowskifbdd3292015-07-20 15:17:15 +0200240 "if test reboot-${reboot-mode} = reboot-b; then " \
241 "echo fastboot; fastboot 0; fi; " \
Paul Kocialkowski02579302015-07-20 15:17:11 +0200242 "part start mmc ${boot_mmc_dev} ${boot_mmc_part} boot_mmc_start; " \
243 "part size mmc ${boot_mmc_dev} ${boot_mmc_part} boot_mmc_size; " \
244 "mmc dev ${boot_mmc_dev}; " \
245 "mmc read ${kernel_addr_r} ${boot_mmc_start} ${boot_mmc_size} && " \
246 "bootm ${kernel_addr_r};"
247
248/*
249 * Defaults
250 */
251
252#include <config_defaults.h>
Paul Kocialkowski1d3a8662015-12-23 11:28:29 +0100253#include <config_distro_defaults.h>
Paul Kocialkowski02579302015-07-20 15:17:11 +0200254
255#endif