blob: 908b7eddd3578397286609fcdfb5239ec6df526b [file] [log] [blame]
wdenk03f5c552004-10-10 21:21:55 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk03f5c552004-10-10 21:21:55 +00003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
wdenk03f5c552004-10-10 21:21:55 +00005 */
6
7/*
8 * mpc8555cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
wdenk03f5c552004-10-10 21:21:55 +000013#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050019#define CONFIG_CPM2 1 /* has CPM2 */
wdenk03f5c552004-10-10 21:21:55 +000020#define CONFIG_MPC8555 1 /* MPC8555 specific */
21#define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xfff80000
24
Gabor Juhos842033e2013-05-30 07:06:12 +000025#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050026#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020027#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk03f5c552004-10-10 21:21:55 +000028#define CONFIG_ENV_OVERWRITE
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060029#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk03f5c552004-10-10 21:21:55 +000030
Jon Loeliger25eedb22008-03-19 15:02:07 -050031#define CONFIG_FSL_VIA
Timur Tabie8d18542008-07-18 16:52:23 +020032
wdenk03f5c552004-10-10 21:21:55 +000033#ifndef __ASSEMBLY__
34extern unsigned long get_clock_freq(void);
35#endif
36#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
37
38/*
39 * These can be toggled for performance analysis, otherwise use default.
40 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020041#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk03f5c552004-10-10 21:21:55 +000042#define CONFIG_BTB /* toggle branch predition */
wdenk03f5c552004-10-10 21:21:55 +000043
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
45#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk03f5c552004-10-10 21:21:55 +000046
Timur Tabie46fedf2011-08-04 18:03:41 -050047#define CONFIG_SYS_CCSRBAR 0xe0000000
48#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk03f5c552004-10-10 21:21:55 +000049
Jon Loeliger2b40edb2008-03-18 11:12:42 -050050/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070051#define CONFIG_SYS_FSL_DDR1
Jon Loeliger2b40edb2008-03-18 11:12:42 -050052#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
53#define CONFIG_DDR_SPD
54#undef CONFIG_FSL_DDR_INTERACTIVE
55
56#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
57
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
59#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk03f5c552004-10-10 21:21:55 +000060
Jon Loeliger2b40edb2008-03-18 11:12:42 -050061#define CONFIG_NUM_DDR_CONTROLLERS 1
62#define CONFIG_DIMM_SLOTS_PER_CTLR 1
63#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk03f5c552004-10-10 21:21:55 +000064
Jon Loeliger2b40edb2008-03-18 11:12:42 -050065/* I2C addresses of SPD EEPROMs */
66#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
67
68/* Make sure required options are set */
wdenk03f5c552004-10-10 21:21:55 +000069#ifndef CONFIG_SPD_EEPROM
70#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
71#endif
72
Jon Loeliger7202d432005-07-25 11:13:26 -050073#undef CONFIG_CLOCKS_IN_MHZ
74
wdenk03f5c552004-10-10 21:21:55 +000075/*
Jon Loeliger7202d432005-07-25 11:13:26 -050076 * Local Bus Definitions
wdenk03f5c552004-10-10 21:21:55 +000077 */
Jon Loeliger7202d432005-07-25 11:13:26 -050078
79/*
80 * FLASH on the Local Bus
81 * Two banks, 8M each, using the CFI driver.
82 * Boot from BR0/OR0 bank at 0xff00_0000
83 * Alternate BR1/OR1 bank at 0xff80_0000
84 *
85 * BR0, BR1:
86 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
87 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
88 * Port Size = 16 bits = BRx[19:20] = 10
89 * Use GPCM = BRx[24:26] = 000
90 * Valid = BRx[31] = 1
91 *
92 * 0 4 8 12 16 20 24 28
93 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
94 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
95 *
96 * OR0, OR1:
97 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
98 * Reserved ORx[17:18] = 11, confusion here?
99 * CSNT = ORx[20] = 1
100 * ACS = half cycle delay = ORx[21:22] = 11
101 * SCY = 6 = ORx[24:27] = 0110
102 * TRLX = use relaxed timing = ORx[29] = 1
103 * EAD = use external address latch delay = OR[31] = 1
104 *
105 * 0 4 8 12 16 20 24 28
106 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
107 */
108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk03f5c552004-10-10 21:21:55 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_BR0_PRELIM 0xff801001
112#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk03f5c552004-10-10 21:21:55 +0000113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_OR0_PRELIM 0xff806e65
115#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk03f5c552004-10-10 21:21:55 +0000116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
118#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
119#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
120#undef CONFIG_SYS_FLASH_CHECKSUM
121#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
122#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk03f5c552004-10-10 21:21:55 +0000123
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200124#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk03f5c552004-10-10 21:21:55 +0000125
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200126#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_FLASH_CFI
128#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk03f5c552004-10-10 21:21:55 +0000129
wdenk03f5c552004-10-10 21:21:55 +0000130/*
Jon Loeliger7202d432005-07-25 11:13:26 -0500131 * SDRAM on the Local Bus
wdenk03f5c552004-10-10 21:21:55 +0000132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
134#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk03f5c552004-10-10 21:21:55 +0000135
136/*
137 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk03f5c552004-10-10 21:21:55 +0000139 *
140 * For BR2, need:
141 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
142 * port-size = 32-bits = BR2[19:20] = 11
143 * no parity checking = BR2[21:22] = 00
144 * SDRAM for MSEL = BR2[24:26] = 011
145 * Valid = BR[31] = 1
146 *
147 * 0 4 8 12 16 20 24 28
148 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
149 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk03f5c552004-10-10 21:21:55 +0000151 * FIXME: the top 17 bits of BR2.
152 */
153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk03f5c552004-10-10 21:21:55 +0000155
156/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk03f5c552004-10-10 21:21:55 +0000158 *
159 * For OR2, need:
160 * 64MB mask for AM, OR2[0:7] = 1111 1100
161 * XAM, OR2[17:18] = 11
162 * 9 columns OR2[19-21] = 010
163 * 13 rows OR2[23-25] = 100
164 * EAD set for extra time OR[31] = 1
165 *
166 * 0 4 8 12 16 20 24 28
167 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
168 */
169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk03f5c552004-10-10 21:21:55 +0000171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
173#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
174#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
175#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk03f5c552004-10-10 21:21:55 +0000176
177/*
wdenk03f5c552004-10-10 21:21:55 +0000178 * Common settings for all Local Bus SDRAM commands.
179 * At run time, either BSMA1516 (for CPU 1.1)
180 * or BSMA1617 (for CPU 1.0) (old)
181 * is OR'ed in too.
182 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500183#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
184 | LSDMR_PRETOACT7 \
185 | LSDMR_ACTTORW7 \
186 | LSDMR_BL8 \
187 | LSDMR_WRC4 \
188 | LSDMR_CL3 \
189 | LSDMR_RFEN \
wdenk03f5c552004-10-10 21:21:55 +0000190 )
191
192/*
193 * The CADMUS registers are connected to CS3 on CDS.
194 * The new memory map places CADMUS at 0xf8000000.
195 *
196 * For BR3, need:
197 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
198 * port-size = 8-bits = BR[19:20] = 01
199 * no parity checking = BR[21:22] = 00
200 * GPMC for MSEL = BR[24:26] = 000
201 * Valid = BR[31] = 1
202 *
203 * 0 4 8 12 16 20 24 28
204 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
205 *
206 * For OR3, need:
207 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
208 * disable buffer ctrl OR[19] = 0
209 * CSNT OR[20] = 1
210 * ACS OR[21:22] = 11
211 * XACS OR[23] = 1
212 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
213 * SETA OR[28] = 0
214 * TRLX OR[29] = 1
215 * EHTR OR[30] = 1
216 * EAD extra time OR[31] = 1
217 *
218 * 0 4 8 12 16 20 24 28
219 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
220 */
221
Jon Loeliger25eedb22008-03-19 15:02:07 -0500222#define CONFIG_FSL_CADMUS
223
wdenk03f5c552004-10-10 21:21:55 +0000224#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_BR3_PRELIM 0xf8000801
226#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk03f5c552004-10-10 21:21:55 +0000227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_INIT_RAM_LOCK 1
229#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200230#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk03f5c552004-10-10 21:21:55 +0000231
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200232#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk03f5c552004-10-10 21:21:55 +0000234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
236#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk03f5c552004-10-10 21:21:55 +0000237
238/* Serial Port */
239#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_NS16550_SERIAL
241#define CONFIG_SYS_NS16550_REG_SIZE 1
242#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk03f5c552004-10-10 21:21:55 +0000243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk03f5c552004-10-10 21:21:55 +0000245 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
248#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk03f5c552004-10-10 21:21:55 +0000249
Jon Loeliger20476722006-10-20 15:50:15 -0500250/*
251 * I2C
252 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200253#define CONFIG_SYS_I2C
254#define CONFIG_SYS_I2C_FSL
255#define CONFIG_SYS_FSL_I2C_SPEED 400000
256#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
257#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
258#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk03f5c552004-10-10 21:21:55 +0000259
Timur Tabie8d18542008-07-18 16:52:23 +0200260/* EEPROM */
261#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_I2C_EEPROM_CCID
263#define CONFIG_SYS_ID_EEPROM
264#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
265#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200266
wdenk03f5c552004-10-10 21:21:55 +0000267/*
268 * General PCI
269 * Addresses are mapped 1-1.
270 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600271#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600272#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600273#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600275#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600276#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
278#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000279
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600280#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600281#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600282#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600284#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600285#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
287#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000288
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700289#ifdef CONFIG_LEGACY
290#define BRIDGE_ID 17
291#define VIA_ID 2
292#else
293#define BRIDGE_ID 28
294#define VIA_ID 4
295#endif
wdenk03f5c552004-10-10 21:21:55 +0000296
297#if defined(CONFIG_PCI)
298
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500299#define CONFIG_MPC85XX_PCI2
wdenk03f5c552004-10-10 21:21:55 +0000300
301#undef CONFIG_EEPRO100
302#undef CONFIG_TULIP
303
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500304#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk03f5c552004-10-10 21:21:55 +0000306
307#endif /* CONFIG_PCI */
308
wdenk03f5c552004-10-10 21:21:55 +0000309#if defined(CONFIG_TSEC_ENET)
310
wdenk03f5c552004-10-10 21:21:55 +0000311#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500312#define CONFIG_TSEC1 1
313#define CONFIG_TSEC1_NAME "TSEC0"
314#define CONFIG_TSEC2 1
315#define CONFIG_TSEC2_NAME "TSEC1"
wdenk03f5c552004-10-10 21:21:55 +0000316#define TSEC1_PHY_ADDR 0
317#define TSEC2_PHY_ADDR 1
wdenk03f5c552004-10-10 21:21:55 +0000318#define TSEC1_PHYIDX 0
319#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500320#define TSEC1_FLAGS TSEC_GIGABIT
321#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500322
323/* Options are: TSEC[0-1] */
324#define CONFIG_ETHPRIME "TSEC0"
wdenk03f5c552004-10-10 21:21:55 +0000325
326#endif /* CONFIG_TSEC_ENET */
327
wdenk03f5c552004-10-10 21:21:55 +0000328/*
329 * Environment
330 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200331#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200333#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
334#define CONFIG_ENV_SIZE 0x2000
wdenk03f5c552004-10-10 21:21:55 +0000335
336#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk03f5c552004-10-10 21:21:55 +0000338
Jon Loeliger2835e512007-06-13 13:22:08 -0500339/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500340 * BOOTP options
341 */
342#define CONFIG_BOOTP_BOOTFILESIZE
343#define CONFIG_BOOTP_BOOTPATH
344#define CONFIG_BOOTP_GATEWAY
345#define CONFIG_BOOTP_HOSTNAME
346
Jon Loeliger659e2f62007-07-10 09:10:49 -0500347/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500348 * Command line configuration.
349 */
Kumar Gala1c9aa762008-09-22 23:40:42 -0500350#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500351#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500352
wdenk03f5c552004-10-10 21:21:55 +0000353#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500354 #define CONFIG_CMD_PCI
wdenk03f5c552004-10-10 21:21:55 +0000355#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500356
wdenk03f5c552004-10-10 21:21:55 +0000357#undef CONFIG_WATCHDOG /* watchdog disabled */
358
359/*
360 * Miscellaneous configurable options
361 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500363#define CONFIG_CMDLINE_EDITING /* Command-line editing */
364#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500366#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000368#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000370#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
372#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
373#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000374
375/*
376 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500377 * have to be in the first 64 MB of memory, since this is
wdenk03f5c552004-10-10 21:21:55 +0000378 * the maximum mapped by the Linux kernel during initialization.
379 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500380#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
381#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk03f5c552004-10-10 21:21:55 +0000382
Jon Loeliger2835e512007-06-13 13:22:08 -0500383#if defined(CONFIG_CMD_KGDB)
wdenk03f5c552004-10-10 21:21:55 +0000384#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk03f5c552004-10-10 21:21:55 +0000385#endif
386
wdenk03f5c552004-10-10 21:21:55 +0000387/*
388 * Environment Configuration
389 */
wdenk03f5c552004-10-10 21:21:55 +0000390#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500391#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000392#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000393#define CONFIG_HAS_ETH2
wdenk03f5c552004-10-10 21:21:55 +0000394#endif
395
396#define CONFIG_IPADDR 192.168.1.253
397
398#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000399#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000400#define CONFIG_BOOTFILE "your.uImage"
wdenk03f5c552004-10-10 21:21:55 +0000401
402#define CONFIG_SERVERIP 192.168.1.1
403#define CONFIG_GATEWAYIP 192.168.1.1
404#define CONFIG_NETMASK 255.255.255.0
405
406#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
407
wdenk03f5c552004-10-10 21:21:55 +0000408#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
409
410#define CONFIG_BAUDRATE 115200
411
412#define CONFIG_EXTRA_ENV_SETTINGS \
413 "netdev=eth0\0" \
414 "consoledev=ttyS1\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500415 "ramdiskaddr=600000\0" \
416 "ramdiskfile=your.ramdisk.u-boot\0" \
417 "fdtaddr=400000\0" \
418 "fdtfile=your.fdt.dtb\0"
wdenk03f5c552004-10-10 21:21:55 +0000419
420#define CONFIG_NFSBOOTCOMMAND \
421 "setenv bootargs root=/dev/nfs rw " \
422 "nfsroot=$serverip:$rootpath " \
423 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
424 "console=$consoledev,$baudrate $othbootargs;" \
425 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500426 "tftp $fdtaddr $fdtfile;" \
427 "bootm $loadaddr - $fdtaddr"
wdenk03f5c552004-10-10 21:21:55 +0000428
429#define CONFIG_RAMBOOTCOMMAND \
430 "setenv bootargs root=/dev/ram rw " \
431 "console=$consoledev,$baudrate $othbootargs;" \
432 "tftp $ramdiskaddr $ramdiskfile;" \
433 "tftp $loadaddr $bootfile;" \
434 "bootm $loadaddr $ramdiskaddr"
435
436#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
437
wdenk03f5c552004-10-10 21:21:55 +0000438#endif /* __CONFIG_H */