blob: 8c8fb5ae69b2972d0c8ed0893fad05739ba3a687 [file] [log] [blame]
wdenkf7d15722004-12-18 22:35:43 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2000-2005
wdenkf7d15722004-12-18 22:35:43 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC860 1
37#define CONFIG_MPC860T 1
38#define CONFIG_MPC862 1 /* enable 862 since the */
39#define CONFIG_MPC857 1 /* 857 is a variant of the 862 */
40
41#define CONFIG_UC100 1 /* ...on a UC100 module */
42
Wolfgang Denk2ae18242010-10-06 09:05:45 +020043#define CONFIG_SYS_TEXT_BASE 0x40700000
44
wdenkf7d15722004-12-18 22:35:43 +000045#define MPC8XX_FACT 4 /* Multiply by 4 */
46#define MPC8XX_XIN 25000000 /* 25.0 MHz in */
47#define CONFIG_8xx_GCLK_FREQ (MPC8XX_FACT * MPC8XX_XIN)
48 /* define if cant' use get_gclk_freq */
49
50#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
51#undef CONFIG_8xx_CONS_SMC2
52#undef CONFIG_8xx_CONS_NONE
53
54#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
55
56#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
57
58#define CONFIG_BOOTCOUNT_LIMIT
59
60#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
61
62#define CONFIG_BOARD_TYPES 1 /* support board types */
63
64#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010065 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenkf7d15722004-12-18 22:35:43 +000066 "echo"
67
68#undef CONFIG_BOOTARGS
69
70#define CONFIG_EXTRA_ENV_SETTINGS \
71 "netdev=eth0\0" \
72 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010073 "nfsroot=${serverip}:${rootpath}\0" \
wdenkf7d15722004-12-18 22:35:43 +000074 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010075 "addip=setenv bootargs ${bootargs} " \
76 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
77 ":${hostname}:${netdev}:off panic=1\0" \
78 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
wdenkf7d15722004-12-18 22:35:43 +000079 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010080 "bootm ${kernel_addr}\0" \
wdenkf7d15722004-12-18 22:35:43 +000081 "flash_self=run ramargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010082 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
83 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
wdenkf7d15722004-12-18 22:35:43 +000084 "bootm\0" \
85 "rootpath=/opt/eldk/ppc_8xx\0" \
86 "bootfile=/tftpboot/uc100/uImage\0" \
87 "kernel_addr=40000000\0" \
88 "ramdisk_addr=40100000\0" \
89 "load=tftp 100000 /tftpboot/uc100/u-boot.bin\0" \
90 "update=protect off 40700000 4073ffff;era 40700000 4073ffff;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010091 "cp.b 100000 40700000 ${filesize};" \
wdenkf7d15722004-12-18 22:35:43 +000092 "setenv filesize;saveenv\0" \
93 ""
94#define CONFIG_BOOTCOMMAND "run flash_self"
95
96#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkf7d15722004-12-18 22:35:43 +000098
99#undef CONFIG_WATCHDOG /* watchdog disabled */
100
101#undef CONFIG_STATUS_LED /* no status-led */
102
Jon Loeligerd3b8c1a2007-07-09 21:57:31 -0500103/*
104 * BOOTP options
105 */
106#define CONFIG_BOOTP_SUBNETMASK
107#define CONFIG_BOOTP_GATEWAY
108#define CONFIG_BOOTP_HOSTNAME
109#define CONFIG_BOOTP_BOOTPATH
110#define CONFIG_BOOTP_BOOTFILESIZE
111
wdenkf7d15722004-12-18 22:35:43 +0000112
113#define CONFIG_MAC_PARTITION
114#define CONFIG_DOS_PARTITION
115
116#undef CONFIG_RTC_MPC8xx
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
wdenkf7d15722004-12-18 22:35:43 +0000118#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
119
120/*
121 * Power On Self Test support
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_POST ( CONFIG_SYS_POST_CACHE | \
124 CONFIG_SYS_POST_MEMORY | \
125 CONFIG_SYS_POST_CPU | \
126 CONFIG_SYS_POST_UART | \
127 CONFIG_SYS_POST_SPR )
wdenkf7d15722004-12-18 22:35:43 +0000128#undef CONFIG_POST
129
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500130
131/*
132 * Command line configuration.
133 */
134#include <config_cmd_default.h>
135
136#define CONFIG_CMD_ASKENV
137#define CONFIG_CMD_DATE
138#define CONFIG_CMD_DHCP
139#define CONFIG_CMD_EEPROM
140#define CONFIG_CMD_ELF
141#define CONFIG_CMD_FAT
142#define CONFIG_CMD_I2C
143#define CONFIG_CMD_IDE
144#define CONFIG_CMD_MII
145#define CONFIG_CMD_NFS
146#define CONFIG_CMD_PING
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500147#define CONFIG_CMD_SNTP
148
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500149#ifdef CONFIG_POST
150#define CONFIG_CMD_DIAG
151#endif
152
wdenkf7d15722004-12-18 22:35:43 +0000153
154#define CONFIG_NETCONSOLE
155
wdenkf7d15722004-12-18 22:35:43 +0000156/*
157 * Miscellaneous configurable options
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_LONGHELP /* undef to save memory */
160#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenkf7d15722004-12-18 22:35:43 +0000161
162#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
wdenkf7d15722004-12-18 22:35:43 +0000164#endif
wdenkf7d15722004-12-18 22:35:43 +0000165
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500166#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkf7d15722004-12-18 22:35:43 +0000168#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkf7d15722004-12-18 22:35:43 +0000170#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
172#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
173#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkf7d15722004-12-18 22:35:43 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
176#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkf7d15722004-12-18 22:35:43 +0000177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkf7d15722004-12-18 22:35:43 +0000179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkf7d15722004-12-18 22:35:43 +0000181
wdenkf7d15722004-12-18 22:35:43 +0000182#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
183
184/*
185 * Low Level Configuration Settings
186 * (address mappings, register initial values, etc.)
187 * You should know what you are doing if you make changes here.
188 */
189/*-----------------------------------------------------------------------
190 * Internal Memory Mapped Register
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_IMMR 0xF0000000
wdenkf7d15722004-12-18 22:35:43 +0000193
194/*-----------------------------------------------------------------------
195 * Definitions for initial stack pointer and data area (in DPRAM)
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200198#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200199#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkf7d15722004-12-18 22:35:43 +0000201
202/*-----------------------------------------------------------------------
203 * Start addresses for the final memory configuration
204 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkf7d15722004-12-18 22:35:43 +0000206 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_SDRAM_BASE 0x00000000
208#define CONFIG_SYS_FLASH_BASE 0x40000000
209#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
210#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE+0x00700000) /* resetvec fff00100*/
211#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkf7d15722004-12-18 22:35:43 +0000212
213/*-----------------------------------------------------------------------
214 * Address accessed to reset the board - must not be mapped/assigned
215 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_RESET_ADDRESS 0x90000000
wdenkf7d15722004-12-18 22:35:43 +0000217
218/*
219 * For booting Linux, the board info and command line data
220 * have to be in the first 8 MB of memory, since this is
221 * the maximum mapped by the Linux kernel during initialization.
222 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkf7d15722004-12-18 22:35:43 +0000224
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200229#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
wdenkf7d15722004-12-18 22:35:43 +0000231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
233#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkf7d15722004-12-18 22:35:43 +0000234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
236#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkf7d15722004-12-18 22:35:43 +0000237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkf7d15722004-12-18 22:35:43 +0000239
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200240#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200242#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
243#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenkf7d15722004-12-18 22:35:43 +0000244
245/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200246#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SECT_SIZE)
247#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenkf7d15722004-12-18 22:35:43 +0000248
249/*-----------------------------------------------------------------------
250 * Cache Configuration
251 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger6c18eb92007-07-04 22:33:38 -0500253#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkf7d15722004-12-18 22:35:43 +0000255#endif
256
257/*-----------------------------------------------------------------------
258 * SYPCR - System Protection Control 11-9
259 * SYPCR can only be written once after reset!
260 *-----------------------------------------------------------------------
261 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
262 */
263#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkf7d15722004-12-18 22:35:43 +0000265 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
266#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenkf7d15722004-12-18 22:35:43 +0000268#endif
269
270/*-----------------------------------------------------------------------
271 * SIUMCR - SIU Module Configuration 11-6
272 *-----------------------------------------------------------------------
273 * PCMCIA config., multi-function pin tri-state
274 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_SIUMCR (SIUMCR_FRC | SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkf7d15722004-12-18 22:35:43 +0000276
277/*-----------------------------------------------------------------------
278 * TBSCR - Time Base Status and Control 11-26
279 *-----------------------------------------------------------------------
280 * Clear Reference Interrupt Status, Timebase freezing enabled
281 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkf7d15722004-12-18 22:35:43 +0000283
284/*-----------------------------------------------------------------------
285 * RTCSC - Real-Time Clock Status and Control Register 11-27
286 *-----------------------------------------------------------------------
287 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkf7d15722004-12-18 22:35:43 +0000289
290/*-----------------------------------------------------------------------
291 * PISCR - Periodic Interrupt Status and Control 11-31
292 *-----------------------------------------------------------------------
293 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
294 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkf7d15722004-12-18 22:35:43 +0000296
297/*-----------------------------------------------------------------------
298 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
299 *-----------------------------------------------------------------------
300 * Reset PLL lock status sticky bit, timer expired status bit and timer
301 * interrupt status bit
302 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
wdenkf7d15722004-12-18 22:35:43 +0000304 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
305
306/*-----------------------------------------------------------------------
307 * SCCR - System Clock and reset Control Register 15-27
308 *-----------------------------------------------------------------------
309 * Set clock output, timebase and RTC source and divider,
310 * power management and some other internal clocks
311 */
312#define SCCR_MASK 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_SCCR (SCCR_EBDF11)
wdenkf7d15722004-12-18 22:35:43 +0000314
315/*-----------------------------------------------------------------------
316 * PCMCIA stuff
317 *-----------------------------------------------------------------------
318 *
319 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
321#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
322#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
323#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
324#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
325#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
326#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
327#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenkf7d15722004-12-18 22:35:43 +0000328
329/*-----------------------------------------------------------------------
330 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
331 *-----------------------------------------------------------------------
332 */
333
334#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
335
336#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
337#undef CONFIG_IDE_LED /* LED for ide not supported */
338#undef CONFIG_IDE_RESET /* reset for ide not supported */
339
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
341#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenkf7d15722004-12-18 22:35:43 +0000342
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkf7d15722004-12-18 22:35:43 +0000344
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenkf7d15722004-12-18 22:35:43 +0000346
347/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkf7d15722004-12-18 22:35:43 +0000349
350/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkf7d15722004-12-18 22:35:43 +0000352
353/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkf7d15722004-12-18 22:35:43 +0000355
356/*-----------------------------------------------------------------------
357 *
358 *-----------------------------------------------------------------------
359 *
360 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_DER 0
wdenkf7d15722004-12-18 22:35:43 +0000362
363/*
364 * Init Memory Controller:
365 *
366 * BR0/1 and OR0/1 (FLASH)
367 */
368
369#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
370#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
371
372/* used to re-map FLASH both when starting from SRAM or FLASH:
373 * restrict access enough to keep SRAM working (if any)
374 * but not too much to meddle with FLASH accesses
375 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
377#define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
wdenkf7d15722004-12-18 22:35:43 +0000378
379/*
380 * FLASH timing:
381 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_OR_TIMING_FLASH (0x00000d24)
wdenkf7d15722004-12-18 22:35:43 +0000383
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
385#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
386#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenkf7d15722004-12-18 22:35:43 +0000387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_BR1_PRELIM 0x00000081 /* Chip select for SDRAM (32 Bit, UPMA) */
389#define CONFIG_SYS_OR1_PRELIM 0xfc000a00
390#define CONFIG_SYS_BR2_PRELIM 0x80000001 /* Chip select for SRAM (32 Bit, GPCM) */
391#define CONFIG_SYS_OR2_PRELIM 0xfff00d24
392#define CONFIG_SYS_BR3_PRELIM 0x80600401 /* Chip select for Display (8 Bit, GPCM) */
393#define CONFIG_SYS_OR3_PRELIM 0xffff8f44
394#define CONFIG_SYS_BR4_PRELIM 0xc05108c1 /* Chip select for Interbus MPM (16 Bit, UPMB) */
395#define CONFIG_SYS_OR4_PRELIM 0xffff0300
396#define CONFIG_SYS_BR5_PRELIM 0xc0500401 /* Chip select for Interbus Status (8 Bit, GPCM) */
397#define CONFIG_SYS_OR5_PRELIM 0xffff8db0
wdenkf7d15722004-12-18 22:35:43 +0000398
399/*
400 * Memory Periodic Timer Prescaler
401 *
402 * The Divider for PTA (refresh timer) configuration is based on an
403 * example SDRAM configuration (64 MBit, one bank). The adjustment to
404 * the number of chip selects (NCS) and the actually needed refresh
405 * rate is done by setting MPTPR.
406 *
407 * PTA is calculated from
408 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
409 *
410 * gclk CPU clock (not bus clock!)
411 * Trefresh Refresh cycle * 4 (four word bursts used)
412 *
413 * 4096 Rows from SDRAM example configuration
414 * 1000 factor s -> ms
415 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
416 * 4 Number of refresh cycles per period
417 * 64 Refresh cycle in ms per number of rows
418 * --------------------------------------------
419 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
420 *
421 * 50 MHz => 50.000.000 / Divider = 98
422 * 66 Mhz => 66.000.000 / Divider = 129
423 * 80 Mhz => 80.000.000 / Divider = 156
424 * 100 Mhz => 100.000.000 / Divider = 195
425 */
426
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
428#define CONFIG_SYS_MAMR_PTA 98
wdenkf7d15722004-12-18 22:35:43 +0000429
430/*
431 * For 16 MBit, refresh rates could be 31.3 us
432 * (= 64 ms / 2K = 125 / quad bursts).
433 * For a simpler initialization, 15.6 us is used instead.
434 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
436 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenkf7d15722004-12-18 22:35:43 +0000437 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
439#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkf7d15722004-12-18 22:35:43 +0000440
441/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
443#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkf7d15722004-12-18 22:35:43 +0000444
445/*
446 * MAMR settings for SDRAM
447 */
448
449/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkf7d15722004-12-18 22:35:43 +0000451 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
452 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
453/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkf7d15722004-12-18 22:35:43 +0000455 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
456 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
457
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458#define CONFIG_SYS_MAMR_VAL 0x30904114 /* for SDRAM */
459#define CONFIG_SYS_MBMR_VAL 0xff001111 /* for Interbus-MPM */
wdenkf7d15722004-12-18 22:35:43 +0000460
461/*-----------------------------------------------------------------------
462 * I2C stuff
463 */
464
465/* enable I2C and select the hardware/software driver */
466#undef CONFIG_HARD_I2C /* I2C with hardware support */
467#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
468
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
470#define CONFIG_SYS_I2C_SLAVE 0xFE
wdenkf7d15722004-12-18 22:35:43 +0000471
472#ifdef CONFIG_SOFT_I2C
473/*
474 * Software (bit-bang) I2C driver configuration
475 */
476#define PB_SCL 0x00000020 /* PB 26 */
477#define PB_SDA 0x00000010 /* PB 27 */
478
479#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
480#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
481#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
482#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
483#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
484 else immr->im_cpm.cp_pbdat &= ~PB_SDA
485#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
486 else immr->im_cpm.cp_pbdat &= ~PB_SCL
487#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
488#endif /* CONFIG_SOFT_I2C */
489
490/*-----------------------------------------------------------------------
491 * I2C EEPROM (24C164)
492 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200493#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
494#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
495#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
496#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
wdenkf7d15722004-12-18 22:35:43 +0000497
wdenkf7d15722004-12-18 22:35:43 +0000498#define CONFIG_FEC_ENET 1 /* use FEC ethernet */
499#define FEC_ENET
500#define CONFIG_MII
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -0500501#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200502#define CONFIG_SYS_DISCOVER_PHY 1
wdenkf7d15722004-12-18 22:35:43 +0000503
504#endif /* __CONFIG_H */