blob: 18a9dbf35cd7cf15fc65f648c8975aacf6b8f4a9 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * Simple serial driver for Cogent motherboard serial ports
3 * for use during boot
4 */
5
6#include <common.h>
7#include <board/cogent/serial.h>
Marek Vasutd25c39d2012-09-13 12:29:31 +02008#include <serial.h>
9#include <linux/compiler.h>
wdenkc6097192002-11-03 00:24:07 +000010
Wolfgang Denkd87080b2006-03-31 18:32:53 +020011DECLARE_GLOBAL_DATA_PTR;
12
wdenkc6097192002-11-03 00:24:07 +000013#if (CMA_MB_CAPS & CMA_MB_CAP_SERPAR)
14
15#if (defined(CONFIG_8xx) && defined(CONFIG_8xx_CONS_NONE)) || \
16 (defined(CONFIG_8260) && defined(CONFIG_CONS_NONE))
17
18#if CONFIG_CONS_INDEX == 1
19#define CMA_MB_SERIAL_BASE CMA_MB_SERIALA_BASE
20#elif CONFIG_CONS_INDEX == 2
21#define CMA_MB_SERIAL_BASE CMA_MB_SERIALB_BASE
22#elif CONFIG_CONS_INDEX == 3 && (CMA_MB_CAPS & CMA_MB_CAP_SER2)
23#define CMA_MB_SERIAL_BASE CMA_MB_SER2A_BASE
24#elif CONFIG_CONS_INDEX == 4 && (CMA_MB_CAPS & CMA_MB_CAP_SER2)
25#define CMA_MB_SERIAL_BASE CMA_MB_SER2B_BASE
26#else
27#error CONFIG_CONS_INDEX must be configured for Cogent motherboard serial
28#endif
29
Marek Vasutd25c39d2012-09-13 12:29:31 +020030static int cogent_serial_init(void)
wdenkc6097192002-11-03 00:24:07 +000031{
Wolfgang Denkd87080b2006-03-31 18:32:53 +020032 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_SERIAL_BASE;
wdenkc6097192002-11-03 00:24:07 +000033
Wolfgang Denkd87080b2006-03-31 18:32:53 +020034 cma_mb_reg_write (&mbsp->ser_ier, 0x00); /* turn off interrupts */
35 serial_setbrg ();
36 cma_mb_reg_write (&mbsp->ser_lcr, 0x03); /* 8 data, 1 stop, no parity */
37 cma_mb_reg_write (&mbsp->ser_mcr, 0x03); /* RTS/DTR */
38 cma_mb_reg_write (&mbsp->ser_fcr, 0x07); /* Clear & enable FIFOs */
wdenkc6097192002-11-03 00:24:07 +000039
Wolfgang Denkd87080b2006-03-31 18:32:53 +020040 return (0);
wdenkc6097192002-11-03 00:24:07 +000041}
42
Marek Vasutd25c39d2012-09-13 12:29:31 +020043static void cogent_serial_setbrg(void)
wdenkc6097192002-11-03 00:24:07 +000044{
Wolfgang Denkd87080b2006-03-31 18:32:53 +020045 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_SERIAL_BASE;
46 unsigned int divisor;
47 unsigned char lcr;
wdenkc6097192002-11-03 00:24:07 +000048
Wolfgang Denkd87080b2006-03-31 18:32:53 +020049 if ((divisor = br_to_div (gd->baudrate)) == 0)
50 divisor = DEFDIV;
wdenkc6097192002-11-03 00:24:07 +000051
Wolfgang Denkd87080b2006-03-31 18:32:53 +020052 lcr = cma_mb_reg_read (&mbsp->ser_lcr);
53 cma_mb_reg_write (&mbsp->ser_lcr, lcr | 0x80); /* Access baud rate(set DLAB) */
54 cma_mb_reg_write (&mbsp->ser_brl, divisor & 0xff);
55 cma_mb_reg_write (&mbsp->ser_brh, (divisor >> 8) & 0xff);
56 cma_mb_reg_write (&mbsp->ser_lcr, lcr); /* unset DLAB */
wdenkc6097192002-11-03 00:24:07 +000057}
58
Marek Vasutd25c39d2012-09-13 12:29:31 +020059static void cogent_serial_putc(const char c)
wdenkc6097192002-11-03 00:24:07 +000060{
Wolfgang Denkd87080b2006-03-31 18:32:53 +020061 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_SERIAL_BASE;
wdenkc6097192002-11-03 00:24:07 +000062
Wolfgang Denkd87080b2006-03-31 18:32:53 +020063 if (c == '\n')
64 serial_putc ('\r');
wdenkc6097192002-11-03 00:24:07 +000065
Wolfgang Denkd87080b2006-03-31 18:32:53 +020066 while ((cma_mb_reg_read (&mbsp->ser_lsr) & LSR_THRE) == 0);
wdenkc6097192002-11-03 00:24:07 +000067
Wolfgang Denkd87080b2006-03-31 18:32:53 +020068 cma_mb_reg_write (&mbsp->ser_thr, c);
wdenkc6097192002-11-03 00:24:07 +000069}
70
Marek Vasutd25c39d2012-09-13 12:29:31 +020071static void cogent_serial_puts(const char *s)
wdenkc6097192002-11-03 00:24:07 +000072{
Wolfgang Denkd87080b2006-03-31 18:32:53 +020073 while (*s != '\0')
74 serial_putc (*s++);
wdenkc6097192002-11-03 00:24:07 +000075}
76
Marek Vasutd25c39d2012-09-13 12:29:31 +020077static int cogent_serial_getc(void)
wdenkc6097192002-11-03 00:24:07 +000078{
Wolfgang Denkd87080b2006-03-31 18:32:53 +020079 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_SERIAL_BASE;
wdenkc6097192002-11-03 00:24:07 +000080
Wolfgang Denkd87080b2006-03-31 18:32:53 +020081 while ((cma_mb_reg_read (&mbsp->ser_lsr) & LSR_DR) == 0);
wdenkc6097192002-11-03 00:24:07 +000082
Wolfgang Denkd87080b2006-03-31 18:32:53 +020083 return ((int) cma_mb_reg_read (&mbsp->ser_rhr) & 0x7f);
wdenkc6097192002-11-03 00:24:07 +000084}
85
Marek Vasutd25c39d2012-09-13 12:29:31 +020086static int cogent_serial_tstc(void)
wdenkc6097192002-11-03 00:24:07 +000087{
Wolfgang Denkd87080b2006-03-31 18:32:53 +020088 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_SERIAL_BASE;
wdenkc6097192002-11-03 00:24:07 +000089
Wolfgang Denkd87080b2006-03-31 18:32:53 +020090 return ((cma_mb_reg_read (&mbsp->ser_lsr) & LSR_DR) != 0);
wdenkc6097192002-11-03 00:24:07 +000091}
92
Marek Vasutd25c39d2012-09-13 12:29:31 +020093#ifdef CONFIG_SERIAL_MULTI
94static struct serial_device cogent_serial_drv = {
95 .name = "cogent_serial",
96 .start = cogent_serial_init,
97 .stop = NULL,
98 .setbrg = cogent_serial_setbrg,
99 .putc = cogent_serial_putc,
100 .puts = cogent_serial_puts,
101 .getc = cogent_serial_getc,
102 .tstc = cogent_serial_tstc,
103};
104
105void cogent_serial_initialize(void)
106{
107 serial_register(&cogent_serial_drv);
108}
109
110__weak struct serial_device *default_serial_console(void)
111{
112 return &cogent_serial_drv;
113}
114#else
115int serial_init(void)
116{
117 return cogent_serial_init();
118}
119
120void serial_setbrg(void)
121{
122 cogent_serial_setbrg();
123}
124
125void serial_putc(const char c)
126{
127 cogent_serial_putc(c);
128}
129
130void serial_puts(const char *s)
131{
132 cogent_serial_puts(s);
133}
134
135int serial_getc(void)
136{
137 return cogent_serial_getc();
138}
139
140int serial_tstc(void)
141{
142 return cogent_serial_tstc();
143}
144#endif
wdenkc6097192002-11-03 00:24:07 +0000145#endif /* CONS_NONE */
146
Jon Loeligerfcec2eb2007-07-09 18:19:09 -0500147#if defined(CONFIG_CMD_KGDB) && \
wdenkc6097192002-11-03 00:24:07 +0000148 defined(CONFIG_KGDB_NONE)
149
150#if CONFIG_KGDB_INDEX == CONFIG_CONS_INDEX
151#error Console and kgdb are on the same serial port - this is not supported
152#endif
153
154#if CONFIG_KGDB_INDEX == 1
155#define CMA_MB_KGDB_SER_BASE CMA_MB_SERIALA_BASE
156#elif CONFIG_KGDB_INDEX == 2
157#define CMA_MB_KGDB_SER_BASE CMA_MB_SERIALB_BASE
158#elif CONFIG_KGDB_INDEX == 3 && (CMA_MB_CAPS & CMA_MB_CAP_SER2)
159#define CMA_MB_KGDB_SER_BASE CMA_MB_SER2A_BASE
160#elif CONFIG_KGDB_INDEX == 4 && (CMA_MB_CAPS & CMA_MB_CAP_SER2)
161#define CMA_MB_KGDB_SER_BASE CMA_MB_SER2B_BASE
162#else
163#error CONFIG_KGDB_INDEX must be configured for Cogent motherboard serial
164#endif
165
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200166void kgdb_serial_init (void)
wdenkc6097192002-11-03 00:24:07 +0000167{
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200168 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_KGDB_SER_BASE;
169 unsigned int divisor;
wdenkc6097192002-11-03 00:24:07 +0000170
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200171 if ((divisor = br_to_div (CONFIG_KGDB_BAUDRATE)) == 0)
172 divisor = DEFDIV;
wdenkc6097192002-11-03 00:24:07 +0000173
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200174 cma_mb_reg_write (&mbsp->ser_ier, 0x00); /* turn off interrupts */
175 cma_mb_reg_write (&mbsp->ser_lcr, 0x80); /* Access baud rate(set DLAB) */
176 cma_mb_reg_write (&mbsp->ser_brl, divisor & 0xff);
177 cma_mb_reg_write (&mbsp->ser_brh, (divisor >> 8) & 0xff);
178 cma_mb_reg_write (&mbsp->ser_lcr, 0x03); /* 8 data, 1 stop, no parity */
179 cma_mb_reg_write (&mbsp->ser_mcr, 0x03); /* RTS/DTR */
180 cma_mb_reg_write (&mbsp->ser_fcr, 0x07); /* Clear & enable FIFOs */
wdenkc6097192002-11-03 00:24:07 +0000181
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200182 printf ("[on cma10x serial port B] ");
wdenkc6097192002-11-03 00:24:07 +0000183}
184
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200185void putDebugChar (int c)
wdenkc6097192002-11-03 00:24:07 +0000186{
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200187 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_KGDB_SER_BASE;
wdenkc6097192002-11-03 00:24:07 +0000188
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200189 while ((cma_mb_reg_read (&mbsp->ser_lsr) & LSR_THRE) == 0);
wdenkc6097192002-11-03 00:24:07 +0000190
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200191 cma_mb_reg_write (&mbsp->ser_thr, c & 0xff);
wdenkc6097192002-11-03 00:24:07 +0000192}
193
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200194void putDebugStr (const char *str)
wdenkc6097192002-11-03 00:24:07 +0000195{
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200196 while (*str != '\0') {
197 if (*str == '\n')
198 putDebugChar ('\r');
199 putDebugChar (*str++);
200 }
wdenkc6097192002-11-03 00:24:07 +0000201}
202
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200203int getDebugChar (void)
wdenkc6097192002-11-03 00:24:07 +0000204{
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200205 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_KGDB_SER_BASE;
wdenkc6097192002-11-03 00:24:07 +0000206
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200207 while ((cma_mb_reg_read (&mbsp->ser_lsr) & LSR_DR) == 0);
wdenkc6097192002-11-03 00:24:07 +0000208
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200209 return ((int) cma_mb_reg_read (&mbsp->ser_rhr) & 0x7f);
wdenkc6097192002-11-03 00:24:07 +0000210}
211
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200212void kgdb_interruptible (int yes)
wdenkc6097192002-11-03 00:24:07 +0000213{
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200214 cma_mb_serial *mbsp = (cma_mb_serial *) CMA_MB_KGDB_SER_BASE;
wdenkc6097192002-11-03 00:24:07 +0000215
Wolfgang Denkd87080b2006-03-31 18:32:53 +0200216 if (yes == 1) {
217 printf ("kgdb: turning serial ints on\n");
218 cma_mb_reg_write (&mbsp->ser_ier, 0xf);
219 } else {
220 printf ("kgdb: turning serial ints off\n");
221 cma_mb_reg_write (&mbsp->ser_ier, 0x0);
222 }
wdenkc6097192002-11-03 00:24:07 +0000223}
224
225#endif /* KGDB && KGDB_NONE */
226
227#endif /* CAPS & SERPAR */