blob: 59b6c5fd0a0f78e085612036ca283116d4f76345 [file] [log] [blame]
Stefano Babicf9c6fac2011-11-30 23:56:52 +00001/*
2 * Copyright (C) 2011
3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4 *
5 * Copyright (C) 2009 TechNexion Ltd.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefano Babicf9c6fac2011-11-30 23:56:52 +00008 */
9
10#ifndef __TAM3517_H
11#define __TAM3517_H
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_OMAP /* in a TI OMAP core */
Marek Vasut308252a2012-07-21 05:02:23 +000017#define CONFIG_OMAP_GPIO
Lokesh Vutla806d2792013-07-30 11:36:30 +053018#define CONFIG_OMAP_COMMON
Nishanth Menonc6f90e12015-03-09 17:12:08 -050019/* Common ARM Erratas */
20#define CONFIG_ARM_ERRATA_454179
21#define CONFIG_ARM_ERRATA_430973
22#define CONFIG_ARM_ERRATA_621766
Stefano Babicf9c6fac2011-11-30 23:56:52 +000023
24#define CONFIG_SYS_TEXT_BASE 0x80008000
25
26#define CONFIG_SYS_CACHELINE_SIZE 64
27
28#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
29
30#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050031#include <asm/arch/omap.h>
Stefano Babicf9c6fac2011-11-30 23:56:52 +000032
33/*
34 * Display CPU and Board information
35 */
36#define CONFIG_DISPLAY_CPUINFO
37#define CONFIG_DISPLAY_BOARDINFO
38
39/* Clock Defines */
40#define V_OSCK 26000000 /* Clock output from T2 */
41#define V_SCLK (V_OSCK >> 1)
42
Stefano Babicf9c6fac2011-11-30 23:56:52 +000043#define CONFIG_MISC_INIT_R
44
45#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS
47#define CONFIG_INITRD_TAG
48#define CONFIG_REVISION_TAG
49
50/*
51 * Size of malloc() pool
52 */
53#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \
55 2 * 1024 * 1024)
56/*
57 * DDR related
58 */
59#define CONFIG_OMAP3_MICRON_DDR /* Micron DDR */
60#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
61
62/*
63 * Hardware drivers
64 */
65
66/*
67 * NS16550 Configuration
68 */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000069#define CONFIG_SYS_NS16550_SERIAL
70#define CONFIG_SYS_NS16550_REG_SIZE (-4)
71#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
72
73/*
74 * select serial console configuration
75 */
76#define CONFIG_CONS_INDEX 1
77#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
78#define CONFIG_SERIAL1 /* UART1 */
79
80/* allow to overwrite serial and ethaddr */
81#define CONFIG_ENV_OVERWRITE
82#define CONFIG_BAUDRATE 115200
83#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
84 115200}
85#define CONFIG_MMC
86#define CONFIG_OMAP_HSMMC
87#define CONFIG_GENERIC_MMC
88#define CONFIG_DOS_PARTITION
89
90/* EHCI */
91#define CONFIG_OMAP3_GPIO_5
92#define CONFIG_USB_EHCI
93#define CONFIG_USB_EHCI_OMAP
94#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25
95#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
96#define CONFIG_USB_STORAGE
97
Stefano Babicf9c6fac2011-11-30 23:56:52 +000098/* commands to include */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000099#define CONFIG_CMD_CACHE
100#define CONFIG_CMD_DHCP
101#define CONFIG_CMD_EXT2 /* EXT2 Support */
102#define CONFIG_CMD_FAT /* FAT support */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000103#define CONFIG_CMD_I2C /* I2C serial bus support */
104#define CONFIG_CMD_MII
105#define CONFIG_CMD_MMC /* MMC support */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000106#define CONFIG_CMD_NAND /* NAND support */
107#define CONFIG_CMD_PING
108#define CONFIG_CMD_USB
Stefano Babic8103c6f2012-08-29 01:21:59 +0000109#define CONFIG_CMD_EEPROM
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000110
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000111#define CONFIG_SYS_NO_FLASH
Heiko Schocher6789e842013-10-22 11:03:18 +0200112#define CONFIG_SYS_I2C
113#define CONFIG_SYS_OMAP24_I2C_SPEED 400000
114#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
115#define CONFIG_SYS_I2C_OMAP34XX
Stefano Babic8103c6f2012-08-29 01:21:59 +0000116#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
117#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
118#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000119
120/*
121 * Board NAND Info.
122 */
123#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
124 /* to access */
125 /* nand at CS0 */
126
127#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
128 /* NAND devices */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000129
130#define CONFIG_AUTO_COMPLETE
131
132/*
133 * Miscellaneous configurable options
134 */
135#define CONFIG_SYS_LONGHELP /* undef to save memory */
136#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000137#define CONFIG_CMDLINE_EDITING
138#define CONFIG_AUTO_COMPLETE
139#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
140
141/* Print Buffer Size */
142#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
143 sizeof(CONFIG_SYS_PROMPT) + 16)
144#define CONFIG_SYS_MAXARGS 32 /* max number of command */
145 /* args */
146/* Boot Argument Buffer Size */
147#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
148/* memtest works on */
149#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
150#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
151 0x01F00000) /* 31MB */
152
153#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
154 /* address */
155
156/*
157 * AM3517 has 12 GP timers, they can be driven by the system clock
158 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
159 * This rate is divided by a local divisor.
160 */
161#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
162#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000163
164/*
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000165 * Physical Memory Map
166 */
167#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
168#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000169#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
170
171/*
172 * FLASH and environment organization
173 */
174
175/* **** PISMO SUPPORT *** */
Jeroen Hofstee09700512014-05-31 17:08:30 +0200176#define CONFIG_NAND
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000177#define CONFIG_NAND_OMAP_GPMC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000178#define CONFIG_ENV_IS_IN_NAND
179#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
180
181/* Redundant Environment */
182#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
183#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
184#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
185#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
186 2 * CONFIG_SYS_ENV_SECT_SIZE)
187#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
188
189#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
190#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
191#define CONFIG_SYS_INIT_RAM_SIZE 0x800
192#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
193 CONFIG_SYS_INIT_RAM_SIZE - \
194 GENERATED_GBL_DATA_SIZE)
195
196/*
197 * ethernet support, EMAC
198 *
199 */
200#define CONFIG_DRIVER_TI_EMAC
201#define CONFIG_DRIVER_TI_EMAC_USE_RMII
202#define CONFIG_MII
203#define CONFIG_EMAC_MDIO_PHY_NUM 0
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000204#define CONFIG_BOOTP_DNS
205#define CONFIG_BOOTP_DNS2
206#define CONFIG_BOOTP_SEND_HOSTNAME
207#define CONFIG_NET_RETRY_COUNT 10
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000208
209/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700210#define CONFIG_SPL_FRAMEWORK
Tom Rinid7cb93b2012-08-14 12:26:08 -0700211#define CONFIG_SPL_BOARD_INIT
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000212#define CONFIG_SPL_CONSOLE
213#define CONFIG_SPL_NAND_SIMPLE
Jeroen Hofstee8ad59c92013-12-21 18:03:09 +0100214#define CONFIG_SPL_NAND_SOFTECC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000215#define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */
216
217#define CONFIG_SPL_LIBCOMMON_SUPPORT
218#define CONFIG_SPL_LIBDISK_SUPPORT
219#define CONFIG_SPL_I2C_SUPPORT
220#define CONFIG_SPL_LIBGENERIC_SUPPORT
221#define CONFIG_SPL_SERIAL_SUPPORT
Marek Vasut16e41c82012-07-21 05:02:27 +0000222#define CONFIG_SPL_GPIO_SUPPORT
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000223#define CONFIG_SPL_POWER_SUPPORT
224#define CONFIG_SPL_NAND_SUPPORT
Scott Wood6f2f01b2012-09-20 19:09:07 -0500225#define CONFIG_SPL_NAND_BASE
226#define CONFIG_SPL_NAND_DRIVERS
227#define CONFIG_SPL_NAND_ECC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000228#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
229
230#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinie0820cc2012-05-08 07:29:31 +0000231#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000232
233#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
234#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
235#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
236#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
237
238/* NAND boot config */
Stefano Babic55f1b392015-07-26 15:18:15 +0200239#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000240#define CONFIG_SYS_NAND_PAGE_COUNT 64
241#define CONFIG_SYS_NAND_PAGE_SIZE 2048
242#define CONFIG_SYS_NAND_OOBSIZE 64
243#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
244#define CONFIG_SYS_NAND_5_ADDR_CYCLE
245#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
246#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
247 48, 49, 50, 51, 52, 53, 54, 55,\
248 56, 57, 58, 59, 60, 61, 62, 63}
249#define CONFIG_SYS_NAND_ECCSIZE 256
250#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3f719062013-11-18 19:03:01 +0530251#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Jeroen Hofstee817aa322015-05-30 10:11:25 +0200252#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000253
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000254#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
255
256#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
257#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
258
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000259#define CONFIG_CMD_UBI
260#define CONFIG_CMD_UBIFS
261#define CONFIG_RBTREE
262#define CONFIG_LZO
263#define CONFIG_MTD_PARTITIONS
264#define CONFIG_MTD_DEVICE
265#define CONFIG_CMD_MTDPARTS
266
267/* Setup MTD for NAND on the SOM */
268#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
269#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
Stefano Babic1fdabed2012-02-07 23:29:34 +0000270 "1m(u-boot),256k(env1)," \
271 "256k(env2),6m(kernel),-(rootfs)"
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000272
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000273#define CONFIG_TAM3517_SETTINGS \
274 "netdev=eth0\0" \
275 "nandargs=setenv bootargs root=${nandroot} " \
276 "rootfstype=${nandrootfstype}\0" \
277 "nfsargs=setenv bootargs root=/dev/nfs rw " \
278 "nfsroot=${serverip}:${rootpath}\0" \
279 "ramargs=setenv bootargs root=/dev/ram rw\0" \
280 "addip_sta=setenv bootargs ${bootargs} " \
281 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
282 ":${hostname}:${netdev}:off panic=1\0" \
283 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
284 "addip=if test -n ${ipdyn};then run addip_dyn;" \
285 "else run addip_sta;fi\0" \
286 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
287 "addtty=setenv bootargs ${bootargs}" \
288 " console=ttyO0,${baudrate}\0" \
289 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
290 "loadaddr=82000000\0" \
291 "kernel_addr_r=82000000\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200292 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
293 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000294 "flash_self=run ramargs addip addtty addmtd addmisc;" \
295 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
296 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
297 "bootm ${kernel_addr}\0" \
298 "nandboot=run nandargs addip addtty addmtd addmisc;" \
299 "nand read ${kernel_addr_r} kernel\0" \
300 "bootm ${kernel_addr_r}\0" \
301 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
302 "run nfsargs addip addtty addmtd addmisc;" \
303 "bootm ${kernel_addr_r}\0" \
304 "net_self=if run net_self_load;then " \
305 "run ramargs addip addtty addmtd addmisc;" \
306 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
307 "else echo Images not loades;fi\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200308 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000309 "load=tftp ${loadaddr} ${u-boot}\0" \
310 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200311 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000312 "uboot_addr=0x80000\0" \
313 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
314 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
315 "updatemlo=nandecc hw;nand erase 0 20000;" \
316 "nand write ${loadaddr} 0 20000\0" \
317 "upd=if run load;then echo Updating u-boot;if run update;" \
318 "then echo U-Boot updated;" \
319 "else echo Error updating u-boot !;" \
320 "echo Board without bootloader !!;" \
321 "fi;" \
322 "else echo U-Boot not downloaded..exiting;fi\0" \
323
Stefano Babic8103c6f2012-08-29 01:21:59 +0000324
325/*
326 * this is common code for all TAM3517 boards.
327 * MAC address is stored from manufacturer in
328 * I2C EEPROM
329 */
330#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
Stefano Babic8103c6f2012-08-29 01:21:59 +0000331/*
332 * The I2C EEPROM on the TAM3517 contains
333 * mac address and production data
334 */
335struct tam3517_module_info {
336 char customer[48];
337 char product[48];
338
339 /*
340 * bit 0~47 : sequence number
341 * bit 48~55 : week of year, from 0.
342 * bit 56~63 : year
343 */
344 unsigned long long sequence_number;
345
346 /*
347 * bit 0~7 : revision fixed
348 * bit 8~15 : revision major
349 * bit 16~31 : TNxxx
350 */
351 unsigned int revision;
352 unsigned char eth_addr[4][8];
353 unsigned char _rev[100];
354};
355
Stefano Babic31f5b652012-11-23 05:19:25 +0000356#define TAM3517_READ_EEPROM(info, ret) \
357do { \
Heiko Schocher6789e842013-10-22 11:03:18 +0200358 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000359 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \
Stefano Babic31f5b652012-11-23 05:19:25 +0000360 (void *)info, sizeof(*info))) \
361 ret = 1; \
362 else \
363 ret = 0; \
364} while (0)
365
366#define TAM3517_READ_MAC_FROM_EEPROM(info) \
367do { \
368 char buf[80], ethname[20]; \
369 int i; \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000370 memset(buf, 0, sizeof(buf)); \
Stefano Babic31f5b652012-11-23 05:19:25 +0000371 for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000372 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \
Stefano Babic31f5b652012-11-23 05:19:25 +0000373 (info)->eth_addr[i][5], \
374 (info)->eth_addr[i][4], \
375 (info)->eth_addr[i][3], \
376 (info)->eth_addr[i][2], \
377 (info)->eth_addr[i][1], \
378 (info)->eth_addr[i][0]); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000379 \
380 if (i) \
381 sprintf(ethname, "eth%daddr", i); \
382 else \
Ben Whitten192bc692015-12-30 13:05:58 +0000383 strcpy(ethname, "ethaddr"); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000384 printf("Setting %s from EEPROM with %s\n", ethname, buf);\
385 setenv(ethname, buf); \
386 } \
387} while (0)
Stefano Babic31f5b652012-11-23 05:19:25 +0000388
389/* The following macros are taken from Technexion's documentation */
390#define TAM3517_sequence_number(info) \
391 ((info)->sequence_number % 0x1000000000000LL)
392#define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100)
393#define TAM3517_year(info) ((info)->sequence_number >> 56)
394#define TAM3517_revision_fixed(info) ((info)->revision % 0x100)
395#define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100)
396#define TAM3517_revision_tn(info) ((info)->revision >> 16)
397
398#define TAM3517_PRINT_SOM_INFO(info) \
399do { \
400 printf("Vendor:%s\n", (info)->customer); \
401 printf("SOM: %s\n", (info)->product); \
402 printf("SeqNr: %02llu%02llu%012llu\n", \
403 TAM3517_year(info), \
404 TAM3517_week_of_year(info), \
405 TAM3517_sequence_number(info)); \
406 printf("Rev: TN%u %u.%u\n", \
407 TAM3517_revision_tn(info), \
408 TAM3517_revision_major(info), \
409 TAM3517_revision_fixed(info)); \
410} while (0)
411
Stefano Babic8103c6f2012-08-29 01:21:59 +0000412#endif
413
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000414#endif /* __TAM3517_H */