blob: 43d2c3d57eeee001d4d9f9097ab6420308466899 [file] [log] [blame]
Linus Walleije62b0082012-08-04 05:21:28 +00001/*
2 * (C) Copyright 2012
3 * Linaro
4 * Linus Walleij <linus.walleij@linaro.org>
5 * Common ARM Integrator configuration settings
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Linus Walleije62b0082012-08-04 05:21:28 +00008 */
9
Linus Walleije62b0082012-08-04 05:21:28 +000010#define CONFIG_SYS_TEXT_BASE 0x01000000
11#define CONFIG_SYS_MEMTEST_START 0x100000
12#define CONFIG_SYS_MEMTEST_END 0x10000000
Linus Walleije62b0082012-08-04 05:21:28 +000013#define CONFIG_SYS_TIMERBASE 0x13000100 /* Timer1 */
14#define CONFIG_SYS_LOAD_ADDR 0x7fc0 /* default load address */
15#define CONFIG_SYS_LONGHELP
16#define CONFIG_SYS_HUSH_PARSER
17#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size*/
18#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
19#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
20#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size*/
21#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) /* Size of malloc() pool */
22
Linus Walleij3f394e72015-07-27 11:22:48 +020023/* Serial port PL010/PL011 through the device model */
24#define CONFIG_PL01X_SERIAL
25#define CONFIG_BAUDRATE 38400
26#define CONFIG_CONS_INDEX 0
27
Linus Walleije62b0082012-08-04 05:21:28 +000028#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
29#define CONFIG_SETUP_MEMORY_TAGS
Linus Walleije62b0082012-08-04 05:21:28 +000030#define CONFIG_MISC_INIT_R /* call misc_init_r during start up */
Linus Walleije62b0082012-08-04 05:21:28 +000031
32/*
33 * There are various dependencies on the core module (CM) fitted
34 * Users should refer to their CM user guide
35 */
36#include "armcoremodule.h"
37
38/*
39 * Initialize and remap the core module, use SPD to detect memory size
40 * If CONFIG_SKIP_LOWLEVEL_INIT is not defined &
41 * the core module has a CM_INIT register
42 * then the U-Boot initialisation code will
43 * e.g. ARM Boot Monitor or pre-loader is repeated once
44 * (to re-initialise any existing CM_INIT settings to safe values).
45 *
46 * This is usually not the desired behaviour since the platform
47 * will either reboot into the ARM monitor (or pre-loader)
48 * or continuously cycle thru it without U-Boot running,
49 * depending upon the setting of Integrator/CP switch S2-4.
50 *
51 * However it may be needed if Integrator/CP switch S2-1
52 * is set OFF to boot direct into U-Boot.
53 * In that case comment out the line below.
54 */
55#define CONFIG_CM_INIT
56#define CONFIG_CM_REMAP
57#define CONFIG_CM_SPD_DETECT
58
59/*
60 * The ARM boot monitor initializes the board.
61 * However, the default U-Boot code also performs the initialization.
62 * If desired, this can be prevented by defining SKIP_LOWLEVEL_INIT
63 * - see documentation supplied with board for details of how to choose the
64 * image to run at reset/power up
65 * e.g. whether the ARM Boot Monitor runs before U-Boot
66 */
67/* #define CONFIG_SKIP_LOWLEVEL_INIT */
68
69/*
70 * The ARM boot monitor does not relocate U-Boot.
71 * However, the default U-Boot code performs the relocation check,
72 * and may relocate the code if the memory map is changed.
73 * If necessary this can be prevented by defining SKIP_RELOCATE_UBOOT
74 */
75/* #define SKIP_CONFIG_RELOCATE_UBOOT */
76
77
78/*
79 * Physical Memory Map
80 */
81#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
82#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
83#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
84#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
85#define CONFIG_SYS_INIT_RAM_SIZE PHYS_SDRAM_1_SIZE
86#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_BASE + \
87 CONFIG_SYS_INIT_RAM_SIZE - \
88 GENERATED_GBL_DATA_SIZE)
89#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_GBL_DATA_OFFSET
Linus Walleija7b00a72015-04-05 01:48:33 +020090
91/*
92 * FLASH and environment organization
93 * Top varies according to amount fitted
94 * Reserve top 4 blocks of flash
95 * - ARM Boot Monitor
96 * - Unused
97 * - SIB block
98 * - U-Boot environment
99 */
Linus Walleija7b00a72015-04-05 01:48:33 +0200100#define CONFIG_CMD_ARMFLASH
101#define CONFIG_SYS_FLASH_CFI 1
102#define CONFIG_FLASH_CFI_DRIVER 1
103#define CONFIG_SYS_FLASH_BASE 0x24000000
104#define CONFIG_SYS_MAX_FLASH_BANKS 1
105
106/* Timeout values in ticks */
107#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Erase Timeout */
108#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Write Timeout */
109#define CONFIG_SYS_FLASH_PROTECTION /* The devices have real protection */
110#define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */