blob: bb3a699cf721325126c7ae78ca1de3ae2155739d [file] [log] [blame]
Sricharan508a58f2011-11-15 09:49:55 -05001/*
2 * (C) Copyright 2010
3 * Texas Instruments Incorporated, <www.ti.com>
4 * Aneesh V <aneesh@ti.com>
5 * Steve Sakoman <steve@sakoman.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Sricharan508a58f2011-11-15 09:49:55 -05008 */
9#include <common.h>
Nishanth Menoncb199102013-03-26 05:20:54 +000010#include <palmas.h>
Sricharan508a58f2011-11-15 09:49:55 -050011#include <asm/arch/sys_proto.h>
12#include <asm/arch/mmc_host_def.h>
Dan Murphyfdce7b62013-07-11 13:10:28 -050013#include <tca642x.h>
Sricharan508a58f2011-11-15 09:49:55 -050014
15#include "mux_data.h"
16
Dan Murphy96805532013-08-26 08:54:53 -050017#if defined(CONFIG_USB_EHCI) || defined(CONFIG_USB_XHCI_OMAP)
Dan Murphy5e5cfaf2013-08-01 14:05:59 -050018#include <usb.h>
Dan Murphy1572ead2013-08-01 14:06:02 -050019#include <asm/gpio.h>
Dan Murphy5e5cfaf2013-08-01 14:05:59 -050020#include <asm/arch/clock.h>
21#include <asm/arch/ehci.h>
22#include <asm/ehci-omap.h>
Dan Murphy04025b42013-08-01 14:06:00 -050023
24#define DIE_ID_REG_BASE (OMAP54XX_L4_CORE_BASE + 0x2000)
25#define DIE_ID_REG_OFFSET 0x200
26
Dan Murphy5e5cfaf2013-08-01 14:05:59 -050027#endif
28
Sricharan508a58f2011-11-15 09:49:55 -050029DECLARE_GLOBAL_DATA_PTR;
30
31const struct omap_sysinfo sysinfo = {
Dan Murphy5a7bd382013-08-01 14:05:56 -050032 "Board: OMAP5432 uEVM\n"
Sricharan508a58f2011-11-15 09:49:55 -050033};
34
35/**
Dan Murphyfdce7b62013-07-11 13:10:28 -050036 * @brief tca642x_init - uEVM default values for the GPIO expander
37 * input reg, output reg, polarity reg, configuration reg
38 */
39struct tca642x_bank_info tca642x_init[] = {
40 { .input_reg = 0x00,
41 .output_reg = 0x04,
42 .polarity_reg = 0x00,
43 .configuration_reg = 0x80 },
44 { .input_reg = 0x00,
45 .output_reg = 0x00,
46 .polarity_reg = 0x00,
47 .configuration_reg = 0xff },
48 { .input_reg = 0x00,
49 .output_reg = 0x00,
50 .polarity_reg = 0x00,
51 .configuration_reg = 0x40 },
52};
53
54/**
Sricharan508a58f2011-11-15 09:49:55 -050055 * @brief board_init
56 *
57 * @return 0
58 */
59int board_init(void)
60{
61 gpmc_init();
62 gd->bd->bi_arch_number = MACH_TYPE_OMAP5_SEVM;
63 gd->bd->bi_boot_params = (0x80000000 + 0x100); /* boot param addr */
64
Dan Murphyfdce7b62013-07-11 13:10:28 -050065 tca642x_set_inital_state(CONFIG_SYS_I2C_TCA642X_ADDR, tca642x_init);
66
Sricharan508a58f2011-11-15 09:49:55 -050067 return 0;
68}
69
70int board_eth_init(bd_t *bis)
71{
72 return 0;
73}
74
Dan Murphy96805532013-08-26 08:54:53 -050075#if defined(CONFIG_USB_EHCI) || defined(CONFIG_USB_XHCI_OMAP)
76static void enable_host_clocks(void)
77{
78 int auxclk;
79 int hs_clk_ctrl_val = (OPTFCLKEN_HSIC60M_P3_CLK |
80 OPTFCLKEN_HSIC480M_P3_CLK |
81 OPTFCLKEN_HSIC60M_P2_CLK |
82 OPTFCLKEN_HSIC480M_P2_CLK |
83 OPTFCLKEN_UTMI_P3_CLK | OPTFCLKEN_UTMI_P2_CLK);
84
85 /* Enable port 2 and 3 clocks*/
86 setbits_le32((*prcm)->cm_l3init_hsusbhost_clkctrl, hs_clk_ctrl_val);
87
88 /* Enable port 2 and 3 usb host ports tll clocks*/
89 setbits_le32((*prcm)->cm_l3init_hsusbtll_clkctrl,
90 (OPTFCLKEN_USB_CH1_CLK_ENABLE | OPTFCLKEN_USB_CH2_CLK_ENABLE));
91#ifdef CONFIG_USB_XHCI_OMAP
92 /* Enable the USB OTG Super speed clocks */
93 setbits_le32((*prcm)->cm_l3init_usb_otg_ss_clkctrl,
94 (OPTFCLKEN_REFCLK960M | OTG_SS_CLKCTRL_MODULEMODE_HW));
95#endif
96
97 auxclk = readl((*prcm)->scrm_auxclk1);
98 /* Request auxilary clock */
99 auxclk |= AUXCLK_ENABLE_MASK;
100 writel(auxclk, (*prcm)->scrm_auxclk1);
101}
102#endif
103
Sricharan508a58f2011-11-15 09:49:55 -0500104/**
105 * @brief misc_init_r - Configure EVM board specific configurations
106 * such as power configurations, ethernet initialization as phase2 of
107 * boot sequence
108 *
109 * @return 0
110 */
111int misc_init_r(void)
112{
Dan Murphyea02b652013-10-11 12:28:19 -0500113 int reg;
114 uint8_t device_mac[6];
115
Nishanth Menoncb199102013-03-26 05:20:54 +0000116#ifdef CONFIG_PALMAS_POWER
Nishanth Menon12733882013-03-26 05:20:55 +0000117 palmas_init_settings();
Sricharan508a58f2011-11-15 09:49:55 -0500118#endif
Dan Murphy96805532013-08-26 08:54:53 -0500119
Dan Murphyea02b652013-10-11 12:28:19 -0500120 if (!getenv("usbethaddr")) {
121 reg = DIE_ID_REG_BASE + DIE_ID_REG_OFFSET;
122
123 /*
124 * create a fake MAC address from the processor ID code.
125 * first byte is 0x02 to signify locally administered.
126 */
127 device_mac[0] = 0x02;
128 device_mac[1] = readl(reg + 0x10) & 0xff;
129 device_mac[2] = readl(reg + 0xC) & 0xff;
130 device_mac[3] = readl(reg + 0x8) & 0xff;
131 device_mac[4] = readl(reg) & 0xff;
132 device_mac[5] = (readl(reg) >> 8) & 0xff;
133
134 eth_setenv_enetaddr("usbethaddr", device_mac);
135 }
136
Sricharan508a58f2011-11-15 09:49:55 -0500137 return 0;
138}
139
140void set_muxconf_regs_essential(void)
141{
Lokesh Vutla9239f5b2013-05-30 02:54:30 +0000142 do_set_mux((*ctrl)->control_padconf_core_base,
143 core_padconf_array_essential,
Sricharan508a58f2011-11-15 09:49:55 -0500144 sizeof(core_padconf_array_essential) /
145 sizeof(struct pad_conf_entry));
146
Lokesh Vutla9239f5b2013-05-30 02:54:30 +0000147 do_set_mux((*ctrl)->control_padconf_wkup_base,
148 wkup_padconf_array_essential,
Sricharan508a58f2011-11-15 09:49:55 -0500149 sizeof(wkup_padconf_array_essential) /
150 sizeof(struct pad_conf_entry));
151}
152
153void set_muxconf_regs_non_essential(void)
154{
Lokesh Vutla9239f5b2013-05-30 02:54:30 +0000155 do_set_mux((*ctrl)->control_padconf_core_base,
156 core_padconf_array_non_essential,
Sricharan508a58f2011-11-15 09:49:55 -0500157 sizeof(core_padconf_array_non_essential) /
158 sizeof(struct pad_conf_entry));
159
Lokesh Vutla9239f5b2013-05-30 02:54:30 +0000160 do_set_mux((*ctrl)->control_padconf_wkup_base,
161 wkup_padconf_array_non_essential,
Sricharan508a58f2011-11-15 09:49:55 -0500162 sizeof(wkup_padconf_array_non_essential) /
163 sizeof(struct pad_conf_entry));
164}
165
166#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_GENERIC_MMC)
167int board_mmc_init(bd_t *bis)
168{
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000169 omap_mmc_init(0, 0, 0, -1, -1);
170 omap_mmc_init(1, 0, 0, -1, -1);
Sricharan508a58f2011-11-15 09:49:55 -0500171 return 0;
172}
173#endif
Dan Murphy5e5cfaf2013-08-01 14:05:59 -0500174
175#ifdef CONFIG_USB_EHCI
176static struct omap_usbhs_board_data usbhs_bdata = {
177 .port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,
178 .port_mode[1] = OMAP_EHCI_PORT_MODE_HSIC,
179 .port_mode[2] = OMAP_EHCI_PORT_MODE_HSIC,
180};
181
Troy Kisky127efc42013-10-10 15:27:57 -0700182int ehci_hcd_init(int index, enum usb_init_type init,
183 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Dan Murphy5e5cfaf2013-08-01 14:05:59 -0500184{
185 int ret;
Dan Murphy5e5cfaf2013-08-01 14:05:59 -0500186
187 enable_host_clocks();
188
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200189 ret = omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
Dan Murphy5e5cfaf2013-08-01 14:05:59 -0500190 if (ret < 0) {
191 puts("Failed to initialize ehci\n");
192 return ret;
193 }
194
195 return 0;
196}
197
198int ehci_hcd_stop(void)
199{
200 int ret;
201
202 ret = omap_ehci_hcd_stop();
203 return ret;
204}
Dan Murphy1572ead2013-08-01 14:06:02 -0500205
206void usb_hub_reset_devices(int port)
207{
208 /* The LAN9730 needs to be reset after the port power has been set. */
209 if (port == 3) {
210 gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, 0);
211 udelay(10);
212 gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, 1);
213 }
214}
Dan Murphy5e5cfaf2013-08-01 14:05:59 -0500215#endif
Dan Murphy96805532013-08-26 08:54:53 -0500216
217#ifdef CONFIG_USB_XHCI_OMAP
218/**
219 * @brief board_usb_init - Configure EVM board specific configurations
220 * for the LDO's and clocks for the USB blocks.
221 *
222 * @return 0
223 */
Troy Kisky7e575c42013-10-22 14:27:17 -0700224int board_usb_init(int index, enum usb_init_type init)
Dan Murphy96805532013-08-26 08:54:53 -0500225{
226 int ret;
227#ifdef CONFIG_PALMAS_USB_SS_PWR
228 ret = palmas_enable_ss_ldo();
229#endif
230
231 enable_host_clocks();
232
233 return 0;
234}
235#endif