Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 Samsung Electronics |
| 3 | * Minkyu Kang <mk7.kang@samsung.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License as |
| 7 | * published by the Free Software Foundation; either version 2 of |
| 8 | * the License, or (at your option) any later version. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 18 | * MA 02111-1307 USA |
| 19 | * |
| 20 | */ |
| 21 | |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 22 | #ifndef _EXYNOS4_CPU_H |
| 23 | #define _EXYNOS4_CPU_H |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 24 | |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 25 | #define DEVICE_NOT_AVAILABLE 0 |
| 26 | |
Minkyu Kang | 7775831 | 2012-04-26 15:48:32 +0900 | [diff] [blame] | 27 | #define EXYNOS_CPU_NAME "Exynos" |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 28 | #define EXYNOS4_ADDR_BASE 0x10000000 |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 29 | |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 30 | /* EXYNOS4 */ |
| 31 | #define EXYNOS4_GPIO_PART3_BASE 0x03860000 |
| 32 | #define EXYNOS4_PRO_ID 0x10000000 |
Donghwa Lee | 283591f | 2012-04-05 19:36:10 +0000 | [diff] [blame] | 33 | #define EXYNOS4_SYSREG_BASE 0x10010000 |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 34 | #define EXYNOS4_POWER_BASE 0x10020000 |
| 35 | #define EXYNOS4_SWRESET 0x10020400 |
| 36 | #define EXYNOS4_CLOCK_BASE 0x10030000 |
| 37 | #define EXYNOS4_SYSTIMER_BASE 0x10050000 |
| 38 | #define EXYNOS4_WATCHDOG_BASE 0x10060000 |
| 39 | #define EXYNOS4_MIU_BASE 0x10600000 |
| 40 | #define EXYNOS4_DMC0_BASE 0x10400000 |
| 41 | #define EXYNOS4_DMC1_BASE 0x10410000 |
| 42 | #define EXYNOS4_GPIO_PART2_BASE 0x11000000 |
| 43 | #define EXYNOS4_GPIO_PART1_BASE 0x11400000 |
| 44 | #define EXYNOS4_FIMD_BASE 0x11C00000 |
Donghwa Lee | 283591f | 2012-04-05 19:36:10 +0000 | [diff] [blame] | 45 | #define EXYNOS4_MIPI_DSIM_BASE 0x11C80000 |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 46 | #define EXYNOS4_USBOTG_BASE 0x12480000 |
| 47 | #define EXYNOS4_MMC_BASE 0x12510000 |
| 48 | #define EXYNOS4_SROMC_BASE 0x12570000 |
Rajeshwari Shinde | 7590d3c | 2012-05-21 16:38:03 +0530 | [diff] [blame] | 49 | #define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000 |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 50 | #define EXYNOS4_USBPHY_BASE 0x125B0000 |
| 51 | #define EXYNOS4_UART_BASE 0x13800000 |
Rajeshwari Shinde | 1a758ae | 2012-07-23 21:23:49 +0000 | [diff] [blame] | 52 | #define EXYNOS4_I2C_BASE 0x13860000 |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 53 | #define EXYNOS4_ADC_BASE 0x13910000 |
| 54 | #define EXYNOS4_PWMTIMER_BASE 0x139D0000 |
| 55 | #define EXYNOS4_MODEM_BASE 0x13A00000 |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 56 | #define EXYNOS4_USBPHY_CONTROL 0x10020704 |
| 57 | |
| 58 | #define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE |
Donghwa Lee | c401505 | 2012-07-02 01:15:59 +0000 | [diff] [blame] | 59 | #define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 60 | |
| 61 | /* EXYNOS5 */ |
Rajeshwari Shinde | 8da3eb1 | 2012-07-23 21:23:50 +0000 | [diff] [blame] | 62 | #define EXYNOS5_I2C_SPACING 0x10000 |
| 63 | |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 64 | #define EXYNOS5_GPIO_PART4_BASE 0x03860000 |
| 65 | #define EXYNOS5_PRO_ID 0x10000000 |
| 66 | #define EXYNOS5_CLOCK_BASE 0x10010000 |
| 67 | #define EXYNOS5_POWER_BASE 0x10040000 |
| 68 | #define EXYNOS5_SWRESET 0x10040400 |
| 69 | #define EXYNOS5_SYSREG_BASE 0x10050000 |
| 70 | #define EXYNOS5_WATCHDOG_BASE 0x101D0000 |
| 71 | #define EXYNOS5_DMC_PHY0_BASE 0x10C00000 |
| 72 | #define EXYNOS5_DMC_PHY1_BASE 0x10C10000 |
| 73 | #define EXYNOS5_GPIO_PART3_BASE 0x10D10000 |
| 74 | #define EXYNOS5_DMC_CTRL_BASE 0x10DD0000 |
| 75 | #define EXYNOS5_GPIO_PART1_BASE 0x11400000 |
Donghwa Lee | 283591f | 2012-04-05 19:36:10 +0000 | [diff] [blame] | 76 | #define EXYNOS5_MIPI_DSIM_BASE 0x11D00000 |
Rajeshwari Shinde | 7590d3c | 2012-05-21 16:38:03 +0530 | [diff] [blame] | 77 | #define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000 |
Rajeshwari Shinde | 86d74d0 | 2012-05-14 05:52:04 +0000 | [diff] [blame] | 78 | #define EXYNOS5_USBPHY_BASE 0x12130000 |
| 79 | #define EXYNOS5_USBOTG_BASE 0x12140000 |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 80 | #define EXYNOS5_MMC_BASE 0x12200000 |
| 81 | #define EXYNOS5_SROMC_BASE 0x12250000 |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 82 | #define EXYNOS5_UART_BASE 0x12C00000 |
Rajeshwari Shinde | 1a758ae | 2012-07-23 21:23:49 +0000 | [diff] [blame] | 83 | #define EXYNOS5_I2C_BASE 0x12C60000 |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 84 | #define EXYNOS5_PWMTIMER_BASE 0x12DD0000 |
| 85 | #define EXYNOS5_GPIO_PART2_BASE 0x13400000 |
| 86 | #define EXYNOS5_FIMD_BASE 0x14400000 |
Donghwa Lee | c401505 | 2012-07-02 01:15:59 +0000 | [diff] [blame] | 87 | #define EXYNOS5_DP_BASE 0x145B0000 |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 88 | |
| 89 | #define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE |
| 90 | #define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 91 | |
| 92 | #ifndef __ASSEMBLY__ |
| 93 | #include <asm/io.h> |
| 94 | /* CPU detection macros */ |
| 95 | extern unsigned int s5p_cpu_id; |
Minkyu Kang | 5d845f2 | 2011-05-16 19:45:54 +0900 | [diff] [blame] | 96 | extern unsigned int s5p_cpu_rev; |
| 97 | |
| 98 | static inline int s5p_get_cpu_rev(void) |
| 99 | { |
| 100 | return s5p_cpu_rev; |
| 101 | } |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 102 | |
| 103 | static inline void s5p_set_cpu_id(void) |
| 104 | { |
Minkyu Kang | 7775831 | 2012-04-26 15:48:32 +0900 | [diff] [blame] | 105 | unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12; |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 106 | |
Minkyu Kang | 7775831 | 2012-04-26 15:48:32 +0900 | [diff] [blame] | 107 | switch (pro_id) { |
| 108 | case 0x200: |
| 109 | /* Exynos4210 EVT0 */ |
| 110 | s5p_cpu_id = 0x4210; |
Minkyu Kang | 5d845f2 | 2011-05-16 19:45:54 +0900 | [diff] [blame] | 111 | s5p_cpu_rev = 0; |
Minkyu Kang | 7775831 | 2012-04-26 15:48:32 +0900 | [diff] [blame] | 112 | break; |
| 113 | case 0x210: |
| 114 | /* Exynos4210 EVT1 */ |
| 115 | s5p_cpu_id = 0x4210; |
| 116 | break; |
| 117 | case 0x412: |
| 118 | /* Exynos4412 */ |
| 119 | s5p_cpu_id = 0x4412; |
| 120 | break; |
| 121 | case 0x520: |
| 122 | /* Exynos5250 */ |
| 123 | s5p_cpu_id = 0x5250; |
| 124 | break; |
Minkyu Kang | 5d845f2 | 2011-05-16 19:45:54 +0900 | [diff] [blame] | 125 | } |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 126 | } |
| 127 | |
Minkyu Kang | 7775831 | 2012-04-26 15:48:32 +0900 | [diff] [blame] | 128 | static inline char *s5p_get_cpu_name(void) |
| 129 | { |
| 130 | return EXYNOS_CPU_NAME; |
| 131 | } |
| 132 | |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 133 | #define IS_SAMSUNG_TYPE(type, id) \ |
| 134 | static inline int cpu_is_##type(void) \ |
| 135 | { \ |
Minkyu Kang | 7775831 | 2012-04-26 15:48:32 +0900 | [diff] [blame] | 136 | return (s5p_cpu_id >> 12) == id; \ |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 137 | } |
| 138 | |
Minkyu Kang | 7775831 | 2012-04-26 15:48:32 +0900 | [diff] [blame] | 139 | IS_SAMSUNG_TYPE(exynos4, 0x4) |
| 140 | IS_SAMSUNG_TYPE(exynos5, 0x5) |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 141 | |
| 142 | #define SAMSUNG_BASE(device, base) \ |
| 143 | static inline unsigned int samsung_get_base_##device(void) \ |
| 144 | { \ |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 145 | if (cpu_is_exynos4()) \ |
| 146 | return EXYNOS4_##base; \ |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 147 | else if (cpu_is_exynos5()) \ |
| 148 | return EXYNOS5_##base; \ |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 149 | else \ |
| 150 | return 0; \ |
| 151 | } |
| 152 | |
| 153 | SAMSUNG_BASE(adc, ADC_BASE) |
| 154 | SAMSUNG_BASE(clock, CLOCK_BASE) |
Donghwa Lee | c401505 | 2012-07-02 01:15:59 +0000 | [diff] [blame] | 155 | SAMSUNG_BASE(dp, DP_BASE) |
Donghwa Lee | 283591f | 2012-04-05 19:36:10 +0000 | [diff] [blame] | 156 | SAMSUNG_BASE(sysreg, SYSREG_BASE) |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 157 | SAMSUNG_BASE(fimd, FIMD_BASE) |
Rajeshwari Shinde | 1a758ae | 2012-07-23 21:23:49 +0000 | [diff] [blame] | 158 | SAMSUNG_BASE(i2c, I2C_BASE) |
Donghwa Lee | 283591f | 2012-04-05 19:36:10 +0000 | [diff] [blame] | 159 | SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE) |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 160 | SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE) |
| 161 | SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE) |
| 162 | SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE) |
Chander Kashyap | 37bb6d8 | 2012-02-05 23:01:46 +0000 | [diff] [blame] | 163 | SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE) |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 164 | SAMSUNG_BASE(pro_id, PRO_ID) |
| 165 | SAMSUNG_BASE(mmc, MMC_BASE) |
| 166 | SAMSUNG_BASE(modem, MODEM_BASE) |
| 167 | SAMSUNG_BASE(sromc, SROMC_BASE) |
| 168 | SAMSUNG_BASE(swreset, SWRESET) |
| 169 | SAMSUNG_BASE(timer, PWMTIMER_BASE) |
| 170 | SAMSUNG_BASE(uart, UART_BASE) |
| 171 | SAMSUNG_BASE(usb_phy, USBPHY_BASE) |
Rajeshwari Shinde | 7590d3c | 2012-05-21 16:38:03 +0530 | [diff] [blame] | 172 | SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE) |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 173 | SAMSUNG_BASE(usb_otg, USBOTG_BASE) |
| 174 | SAMSUNG_BASE(watchdog, WATCHDOG_BASE) |
HeungJun, Kim | 77e490e | 2012-01-16 21:13:04 +0000 | [diff] [blame] | 175 | SAMSUNG_BASE(power, POWER_BASE) |
Minkyu Kang | 008a351 | 2011-01-24 15:22:23 +0900 | [diff] [blame] | 176 | #endif |
| 177 | |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 178 | #endif /* _EXYNOS4_CPU_H */ |