blob: 107efdc1f02168553aff5f88b5f480f6b8c3f682 [file] [log] [blame]
Shengzhou Liu8d67c362014-03-05 15:04:48 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Shengzhou Liufb536872014-07-23 15:54:16 +080014#define CONFIG_SYS_GENERIC_BOARD
15#define CONFIG_DISPLAY_BOARDINFO
Shengzhou Liu8d67c362014-03-05 15:04:48 +080016#define CONFIG_T2080RDB
17#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
18#define CONFIG_MMC
19#define CONFIG_SPI_FLASH
20#define CONFIG_USB_EHCI
21#define CONFIG_FSL_SATA_V2
22
23/* High Level Configuration Options */
24#define CONFIG_PHYS_64BIT
25#define CONFIG_BOOKE
26#define CONFIG_E500 /* BOOKE e500 family */
27#define CONFIG_E500MC /* BOOKE e500mc family */
28#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
29#define CONFIG_MP /* support multiple processors */
30#define CONFIG_ENABLE_36BIT_PHYS
31
32#ifdef CONFIG_PHYS_64BIT
33#define CONFIG_ADDR_MAP 1
34#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
35#endif
36
37#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
38#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
39#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta737537e2014-10-15 11:35:31 +053040#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080041#define CONFIG_FSL_LAW /* Use common FSL init code */
42#define CONFIG_ENV_OVERWRITE
43
44#ifdef CONFIG_RAMBOOT_PBL
Masahiro Yamadae4536f82014-03-11 11:05:16 +090045#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg
46#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_rcw.cfg
Shengzhou Liu4d666682014-04-18 16:43:40 +080047
Shengzhou Liu4d666682014-04-18 16:43:40 +080048#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
49#define CONFIG_SPL_ENV_SUPPORT
50#define CONFIG_SPL_SERIAL_SUPPORT
51#define CONFIG_SPL_FLUSH_IMAGE
52#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
53#define CONFIG_SPL_LIBGENERIC_SUPPORT
54#define CONFIG_SPL_LIBCOMMON_SUPPORT
55#define CONFIG_SPL_I2C_SUPPORT
56#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
57#define CONFIG_FSL_LAW /* Use common FSL init code */
58#define CONFIG_SYS_TEXT_BASE 0x00201000
59#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
60#define CONFIG_SPL_PAD_TO 0x40000
61#define CONFIG_SPL_MAX_SIZE 0x28000
62#define RESET_VECTOR_OFFSET 0x27FFC
63#define BOOT_PAGE_OFFSET 0x27000
64#ifdef CONFIG_SPL_BUILD
65#define CONFIG_SPL_SKIP_RELOCATE
66#define CONFIG_SPL_COMMON_INIT_DDR
67#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
68#define CONFIG_SYS_NO_FLASH
Shengzhou Liu8d67c362014-03-05 15:04:48 +080069#endif
70
Shengzhou Liu4d666682014-04-18 16:43:40 +080071#ifdef CONFIG_NAND
72#define CONFIG_SPL_NAND_SUPPORT
73#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
74#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
75#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
76#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
77#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
78#define CONFIG_SPL_NAND_BOOT
79#endif
80
81#ifdef CONFIG_SPIFLASH
82#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
83#define CONFIG_SPL_SPI_SUPPORT
84#define CONFIG_SPL_SPI_FLASH_SUPPORT
85#define CONFIG_SPL_SPI_FLASH_MINIMAL
86#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
87#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
88#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
89#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
90#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
91#ifndef CONFIG_SPL_BUILD
92#define CONFIG_SYS_MPC85XX_NO_RESETVEC
93#endif
94#define CONFIG_SPL_SPI_BOOT
95#endif
96
97#ifdef CONFIG_SDCARD
98#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
99#define CONFIG_SPL_MMC_SUPPORT
100#define CONFIG_SPL_MMC_MINIMAL
101#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
102#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
103#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
104#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
105#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
106#ifndef CONFIG_SPL_BUILD
107#define CONFIG_SYS_MPC85XX_NO_RESETVEC
108#endif
109#define CONFIG_SPL_MMC_BOOT
110#endif
111
112#endif /* CONFIG_RAMBOOT_PBL */
113
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800114#define CONFIG_SRIO_PCIE_BOOT_MASTER
115#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
116/* Set 1M boot space */
117#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
118#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
119 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
120#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
121#define CONFIG_SYS_NO_FLASH
122#endif
123
124#ifndef CONFIG_SYS_TEXT_BASE
125#define CONFIG_SYS_TEXT_BASE 0xeff40000
126#endif
127
128#ifndef CONFIG_RESET_VECTOR_ADDRESS
129#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
130#endif
131
132/*
133 * These can be toggled for performance analysis, otherwise use default.
134 */
135#define CONFIG_SYS_CACHE_STASHING
136#define CONFIG_BTB /* toggle branch predition */
137#define CONFIG_DDR_ECC
138#ifdef CONFIG_DDR_ECC
139#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
140#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
141#endif
142
Shengzhou Liu49132292015-03-27 15:53:14 +0800143#define CONFIG_CMD_MEMTEST
144#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
145#define CONFIG_SYS_MEMTEST_END 0x00400000
146#define CONFIG_SYS_ALT_MEMTEST
147
Shengzhou Liu4d666682014-04-18 16:43:40 +0800148#ifndef CONFIG_SYS_NO_FLASH
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800149#define CONFIG_FLASH_CFI_DRIVER
150#define CONFIG_SYS_FLASH_CFI
151#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
152#endif
153
154#if defined(CONFIG_SPIFLASH)
155#define CONFIG_SYS_EXTRA_ENV_RELOC
156#define CONFIG_ENV_IS_IN_SPI_FLASH
157#define CONFIG_ENV_SPI_BUS 0
158#define CONFIG_ENV_SPI_CS 0
159#define CONFIG_ENV_SPI_MAX_HZ 10000000
160#define CONFIG_ENV_SPI_MODE 0
161#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
162#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
163#define CONFIG_ENV_SECT_SIZE 0x10000
164#elif defined(CONFIG_SDCARD)
165#define CONFIG_SYS_EXTRA_ENV_RELOC
166#define CONFIG_ENV_IS_IN_MMC
167#define CONFIG_SYS_MMC_ENV_DEV 0
168#define CONFIG_ENV_SIZE 0x2000
Shengzhou Liu4d666682014-04-18 16:43:40 +0800169#define CONFIG_ENV_OFFSET (512 * 0x800)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800170#elif defined(CONFIG_NAND)
171#define CONFIG_SYS_EXTRA_ENV_RELOC
172#define CONFIG_ENV_IS_IN_NAND
Shengzhou Liu4d666682014-04-18 16:43:40 +0800173#define CONFIG_ENV_SIZE 0x2000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800174#define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
175#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
176#define CONFIG_ENV_IS_IN_REMOTE
177#define CONFIG_ENV_ADDR 0xffe20000
178#define CONFIG_ENV_SIZE 0x2000
179#elif defined(CONFIG_ENV_IS_NOWHERE)
180#define CONFIG_ENV_SIZE 0x2000
181#else
182#define CONFIG_ENV_IS_IN_FLASH
183#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
184#define CONFIG_ENV_SIZE 0x2000
185#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
186#endif
187
188#ifndef __ASSEMBLY__
189unsigned long get_board_sys_clk(void);
190unsigned long get_board_ddr_clk(void);
191#endif
192
193#define CONFIG_SYS_CLK_FREQ 66660000
194#define CONFIG_DDR_CLK_FREQ 133330000
195
196/*
197 * Config the L3 Cache as L3 SRAM
198 */
Shengzhou Liu4d666682014-04-18 16:43:40 +0800199#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
200#define CONFIG_SYS_L3_SIZE (512 << 10)
201#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
202#ifdef CONFIG_RAMBOOT_PBL
203#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
204#endif
205#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
206#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
207#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
208#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800209
210#define CONFIG_SYS_DCSRBAR 0xf0000000
211#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
212
213/* EEPROM */
214#define CONFIG_ID_EEPROM
215#define CONFIG_SYS_I2C_EEPROM_NXID
216#define CONFIG_SYS_EEPROM_BUS_NUM 0
217#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Shengzhou Liuef531c72014-04-18 16:43:41 +0800218#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800219
220/*
221 * DDR Setup
222 */
223#define CONFIG_VERY_BIG_RAM
224#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
225#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
226#define CONFIG_DIMM_SLOTS_PER_CTLR 1
227#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
228#define CONFIG_DDR_SPD
229#define CONFIG_SYS_FSL_DDR3
230#undef CONFIG_FSL_DDR_INTERACTIVE
231#define CONFIG_SYS_SPD_BUS_NUM 0
232#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
233#define SPD_EEPROM_ADDRESS1 0x51
234#define SPD_EEPROM_ADDRESS2 0x52
235#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
236#define CTRL_INTLV_PREFERED cacheline
237
238/*
239 * IFC Definitions
240 */
241#define CONFIG_SYS_FLASH_BASE 0xe8000000
242#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
243#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
244#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
245 CSPR_PORT_SIZE_16 | \
246 CSPR_MSEL_NOR | \
247 CSPR_V)
248#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
249
250/* NOR Flash Timing Params */
251#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
252
253#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
254 FTIM0_NOR_TEADC(0x5) | \
255 FTIM0_NOR_TEAHC(0x5))
256#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
257 FTIM1_NOR_TRAD_NOR(0x1A) |\
258 FTIM1_NOR_TSEQRAD_NOR(0x13))
259#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
260 FTIM2_NOR_TCH(0x4) | \
261 FTIM2_NOR_TWPH(0x0E) | \
262 FTIM2_NOR_TWP(0x1c))
263#define CONFIG_SYS_NOR_FTIM3 0x0
264
265#define CONFIG_SYS_FLASH_QUIET_TEST
266#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
267
268#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
269#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
270#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
271#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
272#define CONFIG_SYS_FLASH_EMPTY_INFO
273#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
274
275/* CPLD on IFC */
276#define CONFIG_SYS_CPLD_BASE 0xffdf0000
277#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
278#define CONFIG_SYS_CSPR2_EXT (0xf)
279#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
280 | CSPR_PORT_SIZE_8 \
281 | CSPR_MSEL_GPCM \
282 | CSPR_V)
283#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
284#define CONFIG_SYS_CSOR2 0x0
285
286/* CPLD Timing parameters for IFC CS2 */
287#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
288 FTIM0_GPCM_TEADC(0x0e) | \
289 FTIM0_GPCM_TEAHC(0x0e))
290#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
291 FTIM1_GPCM_TRAD(0x1f))
292#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800293 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800294 FTIM2_GPCM_TWP(0x1f))
295#define CONFIG_SYS_CS2_FTIM3 0x0
296
297/* NAND Flash on IFC */
298#define CONFIG_NAND_FSL_IFC
299#define CONFIG_SYS_NAND_BASE 0xff800000
300#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
301
302#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
303#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
304 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
305 | CSPR_MSEL_NAND /* MSEL = NAND */ \
306 | CSPR_V)
307#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
308
309#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
310 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
311 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
312 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
313 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
314 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
315 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
316
317#define CONFIG_SYS_NAND_ONFI_DETECTION
318
319/* ONFI NAND Flash mode0 Timing Params */
320#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
321 FTIM0_NAND_TWP(0x18) | \
322 FTIM0_NAND_TWCHT(0x07) | \
323 FTIM0_NAND_TWH(0x0a))
324#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
325 FTIM1_NAND_TWBE(0x39) | \
326 FTIM1_NAND_TRR(0x0e) | \
327 FTIM1_NAND_TRP(0x18))
328#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
329 FTIM2_NAND_TREH(0x0a) | \
330 FTIM2_NAND_TWHRE(0x1e))
331#define CONFIG_SYS_NAND_FTIM3 0x0
332
333#define CONFIG_SYS_NAND_DDR_LAW 11
334#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
335#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800336#define CONFIG_CMD_NAND
337#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
338
339#if defined(CONFIG_NAND)
340#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
341#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
342#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
343#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
344#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
345#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
346#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
347#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
348#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
349#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
350#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
351#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
352#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
353#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
354#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
355#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
356#else
357#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
358#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
359#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
360#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
361#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
362#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
363#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
364#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
365#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
366#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
367#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
368#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
369#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
370#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
371#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
372#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
373#endif
374
375#if defined(CONFIG_RAMBOOT_PBL)
376#define CONFIG_SYS_RAMBOOT
377#endif
378
Shengzhou Liu4d666682014-04-18 16:43:40 +0800379#ifdef CONFIG_SPL_BUILD
380#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
381#else
382#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
383#endif
384
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800385#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
386#define CONFIG_MISC_INIT_R
387#define CONFIG_HWCONFIG
388
389/* define to use L1 as initial stack */
390#define CONFIG_L1_INIT_RAM
391#define CONFIG_SYS_INIT_RAM_LOCK
392#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
393#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
394#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
395/* The assembler doesn't like typecast */
396#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
397 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
398 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
399#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
400#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
401 GENERATED_GBL_DATA_SIZE)
402#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530403#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800404#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
405
406/*
407 * Serial Port
408 */
409#define CONFIG_CONS_INDEX 1
410#define CONFIG_SYS_NS16550
411#define CONFIG_SYS_NS16550_SERIAL
412#define CONFIG_SYS_NS16550_REG_SIZE 1
413#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
414#define CONFIG_SYS_BAUDRATE_TABLE \
415 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
416#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
417#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
418#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
419#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
420
421/* Use the HUSH parser */
422#define CONFIG_SYS_HUSH_PARSER
423#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
424
425/* pass open firmware flat tree */
426#define CONFIG_OF_LIBFDT
427#define CONFIG_OF_BOARD_SETUP
428#define CONFIG_OF_STDOUT_VIA_ALIAS
429
430/* new uImage format support */
431#define CONFIG_FIT
432#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
433
434/*
435 * I2C
436 */
437#define CONFIG_SYS_I2C
438#define CONFIG_SYS_I2C_FSL
439#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
440#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
441#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
442#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
443#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
444#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
445#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
446#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
447#define CONFIG_SYS_FSL_I2C_SPEED 100000
448#define CONFIG_SYS_FSL_I2C2_SPEED 100000
449#define CONFIG_SYS_FSL_I2C3_SPEED 100000
450#define CONFIG_SYS_FSL_I2C4_SPEED 100000
451#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
452#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
453#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
454#define I2C_MUX_CH_DEFAULT 0x8
455
Ying Zhange5abb922015-03-10 14:21:36 +0800456#define I2C_MUX_CH_VOL_MONITOR 0xa
457
458#define CONFIG_VID_FLS_ENV "t208xrdb_vdd_mv"
459#ifndef CONFIG_SPL_BUILD
460#define CONFIG_VID
461#endif
462#define CONFIG_VOL_MONITOR_IR36021_SET
463#define CONFIG_VOL_MONITOR_IR36021_READ
464/* The lowest and highest voltage allowed for T208xRDB */
465#define VDD_MV_MIN 819
466#define VDD_MV_MAX 1212
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800467
468/*
469 * RapidIO
470 */
471#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
472#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
473#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
474#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
475#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
476#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
477/*
478 * for slave u-boot IMAGE instored in master memory space,
479 * PHYS must be aligned based on the SIZE
480 */
Liu Gange4911812014-05-15 14:30:34 +0800481#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
482#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
483#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
484#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800485/*
486 * for slave UCODE and ENV instored in master memory space,
487 * PHYS must be aligned based on the SIZE
488 */
Liu Gange4911812014-05-15 14:30:34 +0800489#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800490#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
491#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
492
493/* slave core release by master*/
494#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
495#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
496
497/*
498 * SRIO_PCIE_BOOT - SLAVE
499 */
500#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
501#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
502#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
503 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
504#endif
505
506/*
507 * eSPI - Enhanced SPI
508 */
509#ifdef CONFIG_SPI_FLASH
510#define CONFIG_FSL_ESPI
511#define CONFIG_SPI_FLASH_STMICRO
512#define CONFIG_SPI_FLASH_BAR
513#define CONFIG_CMD_SF
514#define CONFIG_SF_DEFAULT_SPEED 10000000
515#define CONFIG_SF_DEFAULT_MODE 0
516#endif
517
518/*
519 * General PCI
520 * Memory space is mapped 1-1, but I/O space must start from 0.
521 */
522#define CONFIG_PCI /* Enable PCI/PCIE */
523#define CONFIG_PCIE1 /* PCIE controler 1 */
524#define CONFIG_PCIE2 /* PCIE controler 2 */
525#define CONFIG_PCIE3 /* PCIE controler 3 */
526#define CONFIG_PCIE4 /* PCIE controler 4 */
527#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
528#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
529/* controller 1, direct to uli, tgtid 3, Base address 20000 */
530#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
531#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
532#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
533#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
534#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
535#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
536#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
537#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
538
539/* controller 2, Slot 2, tgtid 2, Base address 201000 */
540#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
541#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
542#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
543#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
544#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
545#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
546#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
547#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
548
549/* controller 3, Slot 1, tgtid 1, Base address 202000 */
550#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
551#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
552#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
553#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
554#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
555#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
556#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
557#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
558
559/* controller 4, Base address 203000 */
560#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
561#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
562#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
563#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
564#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
565#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
566#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
567
568#ifdef CONFIG_PCI
569#define CONFIG_PCI_INDIRECT_BRIDGE
570#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata LSZ ADD */
571#define CONFIG_NET_MULTI
572#define CONFIG_E1000
573#define CONFIG_PCI_PNP /* do pci plug-and-play */
574#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
575#define CONFIG_DOS_PARTITION
576#endif
577
578/* Qman/Bman */
579#ifndef CONFIG_NOBQFMAN
580#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
581#define CONFIG_SYS_BMAN_NUM_PORTALS 18
582#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
583#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
584#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500585#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
586#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
587#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
588#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
589#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
590 CONFIG_SYS_BMAN_CENA_SIZE)
591#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
592#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800593#define CONFIG_SYS_QMAN_NUM_PORTALS 18
594#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
595#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
596#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500597#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
598#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
599#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
600#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
601#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
602 CONFIG_SYS_QMAN_CENA_SIZE)
603#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
604#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800605
606#define CONFIG_SYS_DPAA_FMAN
607#define CONFIG_SYS_DPAA_PME
608#define CONFIG_SYS_PMAN
609#define CONFIG_SYS_DPAA_DCE
610#define CONFIG_SYS_DPAA_RMAN /* RMan */
611#define CONFIG_SYS_INTERLAKEN
612
613/* Default address of microcode for the Linux Fman driver */
614#if defined(CONFIG_SPIFLASH)
615/*
616 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
617 * env, so we got 0x110000.
618 */
619#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Shengzhou Liuef531c72014-04-18 16:43:41 +0800620#define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH
621#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800622#define CONFIG_CORTINA_FW_ADDR 0x120000
623
624#elif defined(CONFIG_SDCARD)
625/*
626 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Shengzhou Liu4d666682014-04-18 16:43:40 +0800627 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
628 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800629 */
630#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Shengzhou Liuef531c72014-04-18 16:43:41 +0800631#define CONFIG_SYS_CORTINA_FW_IN_MMC
Shengzhou Liu4d666682014-04-18 16:43:40 +0800632#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
633#define CONFIG_CORTINA_FW_ADDR (512 * 0x8a0)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800634
635#elif defined(CONFIG_NAND)
636#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Shengzhou Liuef531c72014-04-18 16:43:41 +0800637#define CONFIG_SYS_CORTINA_FW_IN_NAND
Shengzhou Liu4d666682014-04-18 16:43:40 +0800638#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
639#define CONFIG_CORTINA_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800640#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
641/*
642 * Slave has no ucode locally, it can fetch this from remote. When implementing
643 * in two corenet boards, slave's ucode could be stored in master's memory
644 * space, the address can be mapped from slave TLB->slave LAW->
645 * slave SRIO or PCIE outbound window->master inbound window->
646 * master LAW->the ucode address in master's memory space.
647 */
648#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Shengzhou Liuef531c72014-04-18 16:43:41 +0800649#define CONFIG_SYS_CORTINA_FW_IN_REMOTE
650#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800651#define CONFIG_CORTINA_FW_ADDR 0xFFE10000
652#else
653#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Shengzhou Liuef531c72014-04-18 16:43:41 +0800654#define CONFIG_SYS_CORTINA_FW_IN_NOR
655#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800656#define CONFIG_CORTINA_FW_ADDR 0xEFE00000
657#endif
658#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
659#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
660#endif /* CONFIG_NOBQFMAN */
661
662#ifdef CONFIG_SYS_DPAA_FMAN
663#define CONFIG_FMAN_ENET
664#define CONFIG_PHYLIB_10G
Shengzhou Liu747aeda2015-04-08 11:12:15 +0800665#define CONFIG_PHY_AQUANTIA
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800666#define CONFIG_PHY_CORTINA
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800667#define CONFIG_PHY_REALTEK
668#define CONFIG_CORTINA_FW_LENGTH 0x40000
669#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
670#define RGMII_PHY2_ADDR 0x02
671#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
672#define CORTINA_PHY_ADDR2 0x0d
673#define FM1_10GEC3_PHY_ADDR 0x00 /* Aquantia AQ1202 10G Base-T */
674#define FM1_10GEC4_PHY_ADDR 0x01
675#endif
676
677
678#ifdef CONFIG_FMAN_ENET
679#define CONFIG_MII /* MII PHY management */
680#define CONFIG_ETHPRIME "FM1@DTSEC3"
681#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
682#endif
683
684/*
685 * SATA
686 */
687#ifdef CONFIG_FSL_SATA_V2
688#define CONFIG_LIBATA
689#define CONFIG_FSL_SATA
690#define CONFIG_SYS_SATA_MAX_DEVICE 2
691#define CONFIG_SATA1
692#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
693#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
694#define CONFIG_SATA2
695#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
696#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
697#define CONFIG_LBA48
698#define CONFIG_CMD_SATA
699#define CONFIG_DOS_PARTITION
700#define CONFIG_CMD_EXT2
701#endif
702
703/*
704 * USB
705 */
706#ifdef CONFIG_USB_EHCI
707#define CONFIG_CMD_USB
708#define CONFIG_USB_STORAGE
709#define CONFIG_USB_EHCI_FSL
710#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
711#define CONFIG_CMD_EXT2
712#define CONFIG_HAS_FSL_DR_USB
713#endif
714
715/*
716 * SDHC
717 */
718#ifdef CONFIG_MMC
719#define CONFIG_CMD_MMC
720#define CONFIG_FSL_ESDHC
721#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
722#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
723#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
724#define CONFIG_GENERIC_MMC
725#define CONFIG_CMD_EXT2
726#define CONFIG_CMD_FAT
727#define CONFIG_DOS_PARTITION
728#endif
729
730/*
Shengzhou Liu4feac1c2014-04-02 14:28:35 +0800731 * Dynamic MTD Partition support with mtdparts
732 */
733#ifndef CONFIG_SYS_NO_FLASH
734#define CONFIG_MTD_DEVICE
735#define CONFIG_MTD_PARTITIONS
736#define CONFIG_CMD_MTDPARTS
737#define CONFIG_FLASH_CFI_MTD
738#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
739 "spi0=spife110000.1"
740#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
741 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
742 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.1:" \
743 "1m(uboot),5m(kernel),128k(dtb),-(user)"
744#endif
745
746/*
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800747 * Environment
748 */
749
750/*
751 * Command line configuration.
752 */
753#include <config_cmd_default.h>
754
755#define CONFIG_CMD_DHCP
756#define CONFIG_CMD_ELF
Shengzhou Liuc665c472014-04-24 11:10:09 +0800757#define CONFIG_CMD_ERRATA
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800758#define CONFIG_CMD_MII
759#define CONFIG_CMD_I2C
760#define CONFIG_CMD_PING
761#define CONFIG_CMD_ECHO
762#define CONFIG_CMD_SETEXPR
763#define CONFIG_CMD_REGINFO
764#define CONFIG_CMD_BDI
765
766#ifdef CONFIG_PCI
767#define CONFIG_CMD_PCI
768#define CONFIG_CMD_NET
769#endif
770
Ruchika Gupta737537e2014-10-15 11:35:31 +0530771/* Hash command with SHA acceleration supported in hardware */
772#ifdef CONFIG_FSL_CAAM
773#define CONFIG_CMD_HASH
774#define CONFIG_SHA_HW_ACCEL
775#endif
776
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800777/*
778 * Miscellaneous configurable options
779 */
780#define CONFIG_SYS_LONGHELP /* undef to save memory */
781#define CONFIG_CMDLINE_EDITING /* Command-line editing */
782#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
783#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800784#ifdef CONFIG_CMD_KGDB
785#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
786#else
787#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
788#endif
789#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
790#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
791#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800792
793/*
794 * For booting Linux, the board info and command line data
795 * have to be in the first 64 MB of memory, since this is
796 * the maximum mapped by the Linux kernel during initialization.
797 */
798#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
799#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
800
801#ifdef CONFIG_CMD_KGDB
802#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
803#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
804#endif
805
806/*
807 * Environment Configuration
808 */
809#define CONFIG_ROOTPATH "/opt/nfsroot"
810#define CONFIG_BOOTFILE "uImage"
811#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
812
813/* default location for tftp and bootm */
814#define CONFIG_LOADADDR 1000000
815#define CONFIG_BAUDRATE 115200
816#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
817#define __USB_PHY_TYPE utmi
818
819#define CONFIG_EXTRA_ENV_SETTINGS \
820 "hwconfig=fsl_ddr:" \
821 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
822 "bank_intlv=auto;" \
823 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
824 "netdev=eth0\0" \
825 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
826 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
827 "tftpflash=tftpboot $loadaddr $uboot && " \
828 "protect off $ubootaddr +$filesize && " \
829 "erase $ubootaddr +$filesize && " \
830 "cp.b $loadaddr $ubootaddr $filesize && " \
831 "protect on $ubootaddr +$filesize && " \
832 "cmp.b $loadaddr $ubootaddr $filesize\0" \
833 "consoledev=ttyS0\0" \
834 "ramdiskaddr=2000000\0" \
835 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
836 "fdtaddr=c00000\0" \
837 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500838 "bdev=sda3\0"
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800839
840/*
841 * For emulation this causes u-boot to jump to the start of the
842 * proof point app code automatically
843 */
844#define CONFIG_PROOF_POINTS \
845 "setenv bootargs root=/dev/$bdev rw " \
846 "console=$consoledev,$baudrate $othbootargs;" \
847 "cpu 1 release 0x29000000 - - -;" \
848 "cpu 2 release 0x29000000 - - -;" \
849 "cpu 3 release 0x29000000 - - -;" \
850 "cpu 4 release 0x29000000 - - -;" \
851 "cpu 5 release 0x29000000 - - -;" \
852 "cpu 6 release 0x29000000 - - -;" \
853 "cpu 7 release 0x29000000 - - -;" \
854 "go 0x29000000"
855
856#define CONFIG_HVBOOT \
857 "setenv bootargs config-addr=0x60000000; " \
858 "bootm 0x01000000 - 0x00f00000"
859
860#define CONFIG_ALU \
861 "setenv bootargs root=/dev/$bdev rw " \
862 "console=$consoledev,$baudrate $othbootargs;" \
863 "cpu 1 release 0x01000000 - - -;" \
864 "cpu 2 release 0x01000000 - - -;" \
865 "cpu 3 release 0x01000000 - - -;" \
866 "cpu 4 release 0x01000000 - - -;" \
867 "cpu 5 release 0x01000000 - - -;" \
868 "cpu 6 release 0x01000000 - - -;" \
869 "cpu 7 release 0x01000000 - - -;" \
870 "go 0x01000000"
871
872#define CONFIG_LINUX \
873 "setenv bootargs root=/dev/ram rw " \
874 "console=$consoledev,$baudrate $othbootargs;" \
875 "setenv ramdiskaddr 0x02000000;" \
876 "setenv fdtaddr 0x00c00000;" \
877 "setenv loadaddr 0x1000000;" \
878 "bootm $loadaddr $ramdiskaddr $fdtaddr"
879
880#define CONFIG_HDBOOT \
881 "setenv bootargs root=/dev/$bdev rw " \
882 "console=$consoledev,$baudrate $othbootargs;" \
883 "tftp $loadaddr $bootfile;" \
884 "tftp $fdtaddr $fdtfile;" \
885 "bootm $loadaddr - $fdtaddr"
886
887#define CONFIG_NFSBOOTCOMMAND \
888 "setenv bootargs root=/dev/nfs rw " \
889 "nfsroot=$serverip:$rootpath " \
890 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
891 "console=$consoledev,$baudrate $othbootargs;" \
892 "tftp $loadaddr $bootfile;" \
893 "tftp $fdtaddr $fdtfile;" \
894 "bootm $loadaddr - $fdtaddr"
895
896#define CONFIG_RAMBOOTCOMMAND \
897 "setenv bootargs root=/dev/ram rw " \
898 "console=$consoledev,$baudrate $othbootargs;" \
899 "tftp $ramdiskaddr $ramdiskfile;" \
900 "tftp $loadaddr $bootfile;" \
901 "tftp $fdtaddr $fdtfile;" \
902 "bootm $loadaddr $ramdiskaddr $fdtaddr"
903
904#define CONFIG_BOOTCOMMAND CONFIG_LINUX
905
906#ifdef CONFIG_SECURE_BOOT
907#include <asm/fsl_secure_boot.h>
Ruchika Gupta789490b2014-10-07 15:48:46 +0530908#define CONFIG_CMD_BLOB
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800909#undef CONFIG_CMD_USB
910#endif
911
912#endif /* __T2080RDB_H */