blob: b68ffaf77100d12ae630dae8fb590e71fa357e1b [file] [log] [blame]
stroeseb3182622003-09-12 08:41:56 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/processor.h>
Matthias Fuchsbd84ee42007-07-09 10:10:06 +020026#include <asm/io.h>
stroeseb3182622003-09-12 08:41:56 +000027#include <command.h>
28#include <malloc.h>
Matthias Fuchsbe0db3e2009-10-26 09:58:45 +010029#include <sja1000.h>
stroeseb3182622003-09-12 08:41:56 +000030
Matthias Fuchsd4d2e792009-07-16 22:13:57 +020031#undef FPGA_DEBUG
stroeseb3182622003-09-12 08:41:56 +000032
Matthias Fuchsbd84ee42007-07-09 10:10:06 +020033DECLARE_GLOBAL_DATA_PTR;
34
Wolfgang Denk54841ab2010-06-28 22:00:46 +020035extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
stroese12537cc2004-12-16 18:39:03 +000036extern void lxt971_no_sleep(void);
stroeseb3182622003-09-12 08:41:56 +000037
38/* fpga configuration data - gzip compressed and generated by bin2c */
39const unsigned char fpgadata[] =
40{
41#include "fpgadata.c"
42};
43
44/*
45 * include common fpga code (for esd boards)
46 */
47#include "../common/fpga.c"
48
Matthias Fuchs976c21a2010-02-01 13:53:59 +010049/*
50 * generate a short spike on the CAN tx line
51 * to bring the couplers in sync
52 */
53void init_coupler(u32 addr)
54{
55 struct sja1000_basic_s *ctrl = (struct sja1000_basic_s *)addr;
56
57 /* reset */
58 out_8(&ctrl->cr, CR_RR);
59
60 /* dominant */
61 out_8(&ctrl->btr0, 0x00); /* btr setup is required */
62 out_8(&ctrl->btr1, 0x14); /* we use 1Mbit/s */
63 out_8(&ctrl->oc, OC_TP1 | OC_TN1 | OC_POL1 |
64 OC_TP0 | OC_TN0 | OC_POL0 | OC_MODE1);
65 out_8(&ctrl->cr, 0x00);
66
67 /* delay */
68 in_8(&ctrl->cr);
69 in_8(&ctrl->cr);
70 in_8(&ctrl->cr);
71 in_8(&ctrl->cr);
72
73 /* reset */
74 out_8(&ctrl->cr, CR_RR);
75}
76
Matthias Fuchsd4d2e792009-07-16 22:13:57 +020077int board_early_init_f(void)
stroeseb3182622003-09-12 08:41:56 +000078{
79 /*
80 * IRQ 0-15 405GP internally generated; active high; level sensitive
81 * IRQ 16 405GP internally generated; active low; level sensitive
82 * IRQ 17-24 RESERVED
83 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
84 * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
85 * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
86 * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
87 * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
88 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
89 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
90 */
Stefan Roese952e7762009-09-24 09:55:50 +020091 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
92 mtdcr(UIC0ER, 0x00000000); /* disable all ints */
93 mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical*/
94 mtdcr(UIC0PR, 0xFFFFFF99); /* set int polarities */
95 mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */
96 mtdcr(UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest prio */
97 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
stroeseb3182622003-09-12 08:41:56 +000098
99 /*
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200100 * EBC Configuration Register: set ready timeout to
101 * 512 ebc-clks -> ca. 15 us
stroeseb3182622003-09-12 08:41:56 +0000102 */
Stefan Roesed1c3b272009-09-09 16:25:29 +0200103 mtebc(EBC0_CFG, 0xa8400000); /* ebc always driven */
stroeseb3182622003-09-12 08:41:56 +0000104
105 return 0;
106}
107
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200108int misc_init_r(void)
stroeseb3182622003-09-12 08:41:56 +0000109{
stroeseb3182622003-09-12 08:41:56 +0000110 unsigned char *dst;
Matthias Fuchsfceebb42009-01-02 12:16:35 +0100111 unsigned char fctr;
stroeseb3182622003-09-12 08:41:56 +0000112 ulong len = sizeof(fpgadata);
113 int status;
114 int index;
115 int i;
116
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200117 /* adjust flash start and offset */
118 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
119 gd->bd->bi_flashoffset = 0;
120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121 dst = malloc(CONFIG_SYS_FPGA_MAX_SIZE);
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200122 if (gunzip(dst, CONFIG_SYS_FPGA_MAX_SIZE,
123 (uchar *)fpgadata, &len) != 0) {
124 printf("GUNZIP ERROR - must RESET board to recover\n");
125 do_reset(NULL, 0, 0, NULL);
stroeseb3182622003-09-12 08:41:56 +0000126 }
127
128 status = fpga_boot(dst, len);
129 if (status != 0) {
130 printf("\nFPGA: Booting failed ");
131 switch (status) {
132 case ERROR_FPGA_PRG_INIT_LOW:
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200133 printf("(Timeout: INIT not low "
134 "after asserting PROGRAM*)\n");
stroeseb3182622003-09-12 08:41:56 +0000135 break;
136 case ERROR_FPGA_PRG_INIT_HIGH:
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200137 printf("(Timeout: INIT not high "
138 "after deasserting PROGRAM*)\n");
stroeseb3182622003-09-12 08:41:56 +0000139 break;
140 case ERROR_FPGA_PRG_DONE:
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200141 printf("(Timeout: DONE not high "
142 "after programming FPGA)\n");
stroeseb3182622003-09-12 08:41:56 +0000143 break;
144 }
145
146 /* display infos on fpgaimage */
147 index = 15;
148 for (i=0; i<4; i++) {
149 len = dst[index];
150 printf("FPGA: %s\n", &(dst[index+1]));
151 index += len+3;
152 }
153 putc ('\n');
154 /* delayed reboot */
155 for (i=20; i>0; i--) {
156 printf("Rebooting in %2d seconds \r",i);
157 for (index=0;index<1000;index++)
158 udelay(1000);
159 }
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200160 putc('\n');
stroeseb3182622003-09-12 08:41:56 +0000161 do_reset(NULL, 0, 0, NULL);
162 }
163
164 puts("FPGA: ");
165
166 /* display infos on fpgaimage */
167 index = 15;
168 for (i=0; i<4; i++) {
169 len = dst[index];
170 printf("%s ", &(dst[index+1]));
171 index += len+3;
172 }
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200173 putc('\n');
stroeseb3182622003-09-12 08:41:56 +0000174
175 free(dst);
176
177 /*
178 * Reset FPGA via FPGA_DATA pin
179 */
180 SET_FPGA(FPGA_PRG | FPGA_CLK);
181 udelay(1000); /* wait 1ms */
182 SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
183 udelay(1000); /* wait 1ms */
184
185 /*
186 * Reset external DUARTs
187 */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200188 out_be32((void*)GPIO0_OR,
189 in_be32((void*)GPIO0_OR) | CONFIG_SYS_DUART_RST);
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200190 udelay(10);
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200191 out_be32((void*)GPIO0_OR,
192 in_be32((void*)GPIO0_OR) & ~CONFIG_SYS_DUART_RST);
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200193 udelay(1000);
stroeseb3182622003-09-12 08:41:56 +0000194
195 /*
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100196 * Set NAND-FLASH GPIO signals to default
197 */
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200198 out_be32((void*)GPIO0_OR,
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200199 in_be32((void*)GPIO0_OR) &
200 ~(CONFIG_SYS_NAND_CLE | CONFIG_SYS_NAND_ALE));
201 out_be32((void*)GPIO0_OR,
202 in_be32((void*)GPIO0_OR) | CONFIG_SYS_NAND_CE);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100203
204 /*
205 * Setup EEPROM write protection
206 */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200207 out_be32((void*)GPIO0_OR,
208 in_be32((void*)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
209 out_be32((void*)GPIO0_TCR,
210 in_be32((void*)GPIO0_TCR) | CONFIG_SYS_EEPROM_WP);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100211
212 /*
stroeseb3182622003-09-12 08:41:56 +0000213 * Enable interrupts in exar duart mcr[3]
214 */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200215 out_8((void *)DUART0_BA + 4, 0x08);
216 out_8((void *)DUART1_BA + 4, 0x08);
stroeseb3182622003-09-12 08:41:56 +0000217
Matthias Fuchsfceebb42009-01-02 12:16:35 +0100218 /*
219 * Enable auto RS485 mode in 2nd external uart
220 */
221 out_8((void *)DUART1_BA + 3, 0xbf); /* write LCR */
222 fctr = in_8((void *)DUART1_BA + 1); /* read FCTR */
223 fctr |= 0x08; /* enable RS485 mode */
224 out_8((void *)DUART1_BA + 1, fctr); /* write FCTR */
225 out_8((void *)DUART1_BA + 3, 0); /* write LCR */
226
Matthias Fuchsbe0db3e2009-10-26 09:58:45 +0100227 /*
228 * Init magnetic couplers
229 */
230 if (!getenv("noinitcoupler")) {
231 init_coupler(CAN0_BA);
232 init_coupler(CAN1_BA);
233 }
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200234 return 0;
stroeseb3182622003-09-12 08:41:56 +0000235}
236
stroeseb3182622003-09-12 08:41:56 +0000237/*
238 * Check Board Identity:
239 */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200240int checkboard(void)
stroeseb3182622003-09-12 08:41:56 +0000241{
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200242 char str[64];
Wolfgang Denkcdb74972010-07-24 21:55:43 +0200243 int i = getenv_f("serial#", str, sizeof(str));
stroeseb3182622003-09-12 08:41:56 +0000244
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200245 puts("Board: ");
stroeseb3182622003-09-12 08:41:56 +0000246
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200247 if (i == -1)
248 puts("### No HW ID - assuming PLU405");
249 else
stroeseb3182622003-09-12 08:41:56 +0000250 puts(str);
stroeseb3182622003-09-12 08:41:56 +0000251
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200252 putc('\n');
stroeseb3182622003-09-12 08:41:56 +0000253 return 0;
254}
255
stroeseb3182622003-09-12 08:41:56 +0000256#ifdef CONFIG_IDE_RESET
Matthias Fuchsbb57ad42009-02-20 10:19:19 +0100257#define FPGA_CTRL (CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL)
stroeseb3182622003-09-12 08:41:56 +0000258void ide_set_reset(int on)
259{
stroeseb3182622003-09-12 08:41:56 +0000260 /*
261 * Assert or deassert CompactFlash Reset Pin
262 */
263 if (on) { /* assert RESET */
Matthias Fuchsbb57ad42009-02-20 10:19:19 +0100264 out_be16((void *)FPGA_CTRL,
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200265 in_be16((void *)FPGA_CTRL) &
266 ~CONFIG_SYS_FPGA_CTRL_CF_RESET);
stroeseb3182622003-09-12 08:41:56 +0000267 } else { /* release RESET */
Matthias Fuchsbb57ad42009-02-20 10:19:19 +0100268 out_be16((void *)FPGA_CTRL,
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200269 in_be16((void *)FPGA_CTRL) |
270 CONFIG_SYS_FPGA_CTRL_CF_RESET);
stroeseb3182622003-09-12 08:41:56 +0000271 }
272}
273#endif /* CONFIG_IDE_RESET */
274
Matthias Fuchsf9fc6a52007-03-07 15:32:01 +0100275void reset_phy(void)
276{
277#ifdef CONFIG_LXT971_NO_SLEEP
278
279 /*
280 * Disable sleep mode in LXT971
281 */
282 lxt971_no_sleep();
283#endif
284}
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100285
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#if defined(CONFIG_SYS_EEPROM_WREN)
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100287/* Input: <dev_addr> I2C address of EEPROM device to enable.
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200288 * <state> -1: deliver current state
289 * 0: disable write
290 * 1: enable write
291 * Returns: -1: wrong device address
292 * 0: dis-/en- able done
293 * 0/1: current state if <state> was -1.
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100294 */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200295int eeprom_write_enable(unsigned dev_addr, int state)
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100296{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297 if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100298 return -1;
299 } else {
300 switch (state) {
301 case 1:
302 /* Enable write access, clear bit GPIO0. */
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200303 out_be32((void*)GPIO0_OR,
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200304 in_be32((void*)GPIO0_OR) &
305 ~CONFIG_SYS_EEPROM_WP);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100306 state = 0;
307 break;
308 case 0:
309 /* Disable write access, set bit GPIO0. */
Matthias Fuchs40e43e32008-09-02 11:35:35 +0200310 out_be32((void*)GPIO0_OR,
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200311 in_be32((void*)GPIO0_OR) |
312 CONFIG_SYS_EEPROM_WP);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100313 state = 0;
314 break;
315 default:
316 /* Read current status back. */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200317 state = ((in_be32((void*)GPIO0_OR) &
318 CONFIG_SYS_EEPROM_WP) == 0);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100319 break;
320 }
321 }
322 return state;
323}
324
Wolfgang Denk54841ab2010-06-28 22:00:46 +0200325int do_eep_wren(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100326{
327 int query = argc == 1;
328 int state = 0;
329
330 if (query) {
331 /* Query write access state. */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200332 state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR, -1);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100333 if (state < 0) {
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200334 puts("Query of write access state failed.\n");
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100335 } else {
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200336 printf("Write access for device 0x%0x is %sabled.\n",
337 CONFIG_SYS_I2C_EEPROM_ADDR,
338 state ? "en" : "dis");
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100339 state = 0;
340 }
341 } else {
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200342 if (argv[1][0] == '0') {
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100343 /* Disable write access. */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200344 state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
345 0);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100346 } else {
347 /* Enable write access. */
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200348 state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
349 1);
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100350 }
Matthias Fuchsd4d2e792009-07-16 22:13:57 +0200351 if (state < 0)
352 puts("Setup of write access state failed.\n");
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100353 }
354
355 return state;
356}
357
358U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
Wolfgang Denka89c33d2009-05-24 17:06:54 +0200359 "Enable / disable / query EEPROM write access",
360 ""
361);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */