blob: 20130acfe858fec4eb24a7407ee15cd997bdd614 [file] [log] [blame]
Stefan Roese5e4b3362005-08-22 17:51:53 +02001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * cpci5200.c - main board support/init for the esd cpci5200.
29 */
30
31#include <common.h>
32#include <mpc5xxx.h>
33#include <pci.h>
34#include <command.h>
35
36#include "mt46v16m16-75.h"
37
38void init_ata_reset(void);
39
40static void sdram_start(int hi_addr)
41{
42 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
43
44 /* unlock mode register */
45 *(vu_long *) MPC5XXX_SDRAM_CTRL =
46 SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
47 __asm__ volatile ("sync");
48
49 /* precharge all banks */
50 *(vu_long *) MPC5XXX_SDRAM_CTRL =
51 SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
52 __asm__ volatile ("sync");
53
54 /* set mode register: extended mode */
55 *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
56 __asm__ volatile ("sync");
57
58 /* set mode register: reset DLL */
59 *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
60 __asm__ volatile ("sync");
61
62 /* precharge all banks */
63 *(vu_long *) MPC5XXX_SDRAM_CTRL =
64 SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
65 __asm__ volatile ("sync");
66
67 /* auto refresh */
68 *(vu_long *) MPC5XXX_SDRAM_CTRL =
69 SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
70 __asm__ volatile ("sync");
71
72 /* set mode register */
73 *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE;
74 __asm__ volatile ("sync");
75
76 /* normal operation */
77 *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
78 __asm__ volatile ("sync");
79}
80
81/*
82 * ATTENTION: Although partially referenced initdram does NOT make real use
83 * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
84 * is something else than 0x00000000.
85 */
86
Becky Bruce9973e3c2008-06-09 16:03:40 -050087phys_size_t initdram(int board_type)
Stefan Roese5e4b3362005-08-22 17:51:53 +020088{
89 ulong dramsize = 0;
90 ulong test1, test2;
91
92 /* setup SDRAM chip selects */
93 *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0x0000001e; /* 2G at 0x0 */
94 *(vu_long *) MPC5XXX_SDRAM_CS1CFG = 0x80000000; /* disabled */
95 __asm__ volatile ("sync");
96
97 /* setup config registers */
98 *(vu_long *) MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
99 *(vu_long *) MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
100 __asm__ volatile ("sync");
101
102 /* set tap delay */
103 *(vu_long *) MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
104 __asm__ volatile ("sync");
105
106 /* find RAM size using SDRAM CS0 only */
107 sdram_start(0);
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200108 test1 = get_ram_size((long *) CFG_SDRAM_BASE, 0x80000000);
Stefan Roese5e4b3362005-08-22 17:51:53 +0200109 sdram_start(1);
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200110 test2 = get_ram_size((long *) CFG_SDRAM_BASE, 0x80000000);
Stefan Roese5e4b3362005-08-22 17:51:53 +0200111
112 if (test1 > test2) {
113 sdram_start(0);
114 dramsize = test1;
115 } else {
116 dramsize = test2;
117 }
118
119 /* memory smaller than 1MB is impossible */
120 if (dramsize < (1 << 20)) {
121 dramsize = 0;
122 }
123
124 /* set SDRAM CS0 size according to the amount of RAM found */
125 if (dramsize > 0) {
126 *(vu_long *) MPC5XXX_SDRAM_CS0CFG =
127 0x13 + __builtin_ffs(dramsize >> 20) - 1;
128 /* let SDRAM CS1 start right after CS0 */
129 *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e; /* 2G */
130 } else {
131#if 0
132 *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
133 /* let SDRAM CS1 start right after CS0 */
134 *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e; /* 2G */
135#else
136 *(vu_long *) MPC5XXX_SDRAM_CS0CFG =
137 0x13 + __builtin_ffs(0x08000000 >> 20) - 1;
138 /* let SDRAM CS1 start right after CS0 */
139 *(vu_long *) MPC5XXX_SDRAM_CS1CFG = 0x08000000 + 0x0000001e; /* 2G */
140#endif
141 }
142
143#if 0
144 /* find RAM size using SDRAM CS1 only */
145 sdram_start(0);
146 get_ram_size((ulong *) (CFG_SDRAM_BASE + dramsize), 0x80000000);
147 sdram_start(1);
148 get_ram_size((ulong *) (CFG_SDRAM_BASE + dramsize), 0x80000000);
149 sdram_start(0);
150#endif
151 /* set SDRAM CS1 size according to the amount of RAM found */
152
153 *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
154
155 init_ata_reset();
156 return (dramsize);
157}
158
159int checkboard(void)
160{
161 puts("Board: esd CPCI5200 (cpci5200)\n");
162 return 0;
163}
164
165void flash_preinit(void)
166{
167 /*
168 * Now, when we are in RAM, enable flash write
169 * access for detection process.
170 * Note that CS_BOOT cannot be cleared when
171 * executing in flash.
172 */
173 *(vu_long *) MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
174}
175
176void flash_afterinit(ulong size)
177{
178 if (size == 0x02000000) {
179 /* adjust mapping */
180 *(vu_long *) MPC5XXX_BOOTCS_START =
181 *(vu_long *) MPC5XXX_CS0_START =
182 START_REG(CFG_BOOTCS_START | size);
183 *(vu_long *) MPC5XXX_BOOTCS_STOP =
184 *(vu_long *) MPC5XXX_CS0_STOP =
185 STOP_REG(CFG_BOOTCS_START | size, size);
186 }
187}
188
189#ifdef CONFIG_PCI
190static struct pci_controller hose;
191
192extern void pci_mpc5xxx_init(struct pci_controller *);
193
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100194void pci_init_board(void) {
Stefan Roese5e4b3362005-08-22 17:51:53 +0200195 pci_mpc5xxx_init(&hose);
196}
197#endif
198
Jon Loeliger77a31852007-07-10 10:39:10 -0500199#if defined(CONFIG_CMD_IDE) && defined (CONFIG_IDE_RESET)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200200
Stefan Roese5e4b3362005-08-22 17:51:53 +0200201void init_ide_reset(void)
202{
203 debug("init_ide_reset\n");
204
205 /* Configure PSC1_4 as GPIO output for ATA reset */
206 *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
207 *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
208}
209
210void ide_set_reset(int idereset)
211{
212 debug("ide_reset(%d)\n", idereset);
213
214 if (idereset) {
Bartlomiej Siekadae80f32006-11-01 01:38:16 +0100215 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
Stefan Roese5e4b3362005-08-22 17:51:53 +0200216 } else {
Bartlomiej Siekadae80f32006-11-01 01:38:16 +0100217 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
Stefan Roese5e4b3362005-08-22 17:51:53 +0200218 }
219}
Jon Loeliger77a31852007-07-10 10:39:10 -0500220#endif
Stefan Roese5e4b3362005-08-22 17:51:53 +0200221
222#define MPC5XXX_SIMPLEIO_GPIO_ENABLE (MPC5XXX_GPIO + 0x0004)
223#define MPC5XXX_SIMPLEIO_GPIO_DIR (MPC5XXX_GPIO + 0x000C)
224#define MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT (MPC5XXX_GPIO + 0x0010)
225#define MPC5XXX_SIMPLEIO_GPIO_DATA_INPUT (MPC5XXX_GPIO + 0x0014)
226
227#define MPC5XXX_INTERRUPT_GPIO_ENABLE (MPC5XXX_GPIO + 0x0020)
228#define MPC5XXX_INTERRUPT_GPIO_DIR (MPC5XXX_GPIO + 0x0028)
229#define MPC5XXX_INTERRUPT_GPIO_DATA_OUTPUT (MPC5XXX_GPIO + 0x002C)
230#define MPC5XXX_INTERRUPT_GPIO_STATUS (MPC5XXX_GPIO + 0x003C)
231
232#define GPIO_WU6 0x40000000UL
233#define GPIO_USB0 0x00010000UL
234#define GPIO_USB9 0x08000000UL
235#define GPIO_USB9S 0x00080000UL
236
237void init_ata_reset(void)
238{
239 debug("init_ata_reset\n");
240
241 /* Configure GPIO_WU6 as GPIO output for ATA reset */
Bartlomiej Siekadae80f32006-11-01 01:38:16 +0100242 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_WU6;
Stefan Roese5e4b3362005-08-22 17:51:53 +0200243 *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_WU6;
244 *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_WU6;
245 __asm__ volatile ("sync");
246
247 *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT &= ~GPIO_USB0;
248 *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_ENABLE |= GPIO_USB0;
249 *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DIR |= GPIO_USB0;
250 __asm__ volatile ("sync");
251
252 *(vu_long *) MPC5XXX_INTERRUPT_GPIO_DATA_OUTPUT &= ~GPIO_USB9;
253 *(vu_long *) MPC5XXX_INTERRUPT_GPIO_ENABLE &= ~GPIO_USB9;
254 __asm__ volatile ("sync");
255
256 if ((*(vu_long *) MPC5XXX_INTERRUPT_GPIO_STATUS & GPIO_USB9S) == 0) {
257 *(vu_long *) MPC5XXX_SIMPLEIO_GPIO_DATA_OUTPUT |= GPIO_USB0;
258 __asm__ volatile ("sync");
259 }
260}
261
262int do_writepci(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
263{
264 unsigned int addr;
265 unsigned int size;
266 int i;
267 volatile unsigned long *ptr;
268
269 addr = simple_strtol(argv[1], NULL, 16);
270 size = simple_strtol(argv[2], NULL, 16);
271
272 printf("\nWriting at addr %08x, size %08x.\n", addr, size);
273
274 while (1) {
275 ptr = (volatile unsigned long *)addr;
276 for (i = 0; i < (size >> 2); i++) {
277 *ptr++ = i;
278 }
279
280 /* Abort if ctrl-c was pressed */
281 if (ctrlc()) {
282 puts("\nAbort\n");
283 return 0;
284 }
285 putc('.');
286 }
287 return 0;
288}
289
290U_BOOT_CMD(writepci, 3, 1, do_writepci,
291 "writepci- Write some data to pcibus\n",
292 "<addr> <size>\n" " - Write some data to pcibus.\n");