blob: 8f1f46670128e69822234792371290eae4d1d1d2 [file] [log] [blame]
Tom Riniba1ed5b2021-12-14 13:36:35 -05001config ARCH_MAP_SYSMEM
Tom Rini11232132022-04-06 09:21:25 -04002 depends on SANDBOX
Tom Riniba1ed5b2021-12-14 13:36:35 -05003 def_bool y
4
Masahiro Yamadaa350c6a2015-07-15 20:59:29 +09005config CREATE_ARCH_SYMLINK
6 bool
7
Masahiro Yamada9a387122016-06-28 10:48:42 +09008config HAVE_ARCH_IOREMAP
9 bool
10
Jiaxun Yangcbef2952024-07-17 16:07:02 +080011config SUPPORT_BIG_ENDIAN
12 bool
13
14config SUPPORT_LITTLE_ENDIAN
15 bool
16 default y if !SUPPORT_BIG_ENDIAN
17
Tom Riniab92b382021-08-26 11:47:59 -040018config SYS_CACHE_SHIFT_4
19 bool
20
21config SYS_CACHE_SHIFT_5
22 bool
23
24config SYS_CACHE_SHIFT_6
25 bool
26
27config SYS_CACHE_SHIFT_7
28 bool
29
Dan Carpenter24c4ac82024-03-04 10:04:15 +030030config 32BIT
31 bool
32
33config 64BIT
34 bool
35
Tom Riniab92b382021-08-26 11:47:59 -040036config SYS_CACHELINE_SIZE
37 int
38 default 128 if SYS_CACHE_SHIFT_7
39 default 64 if SYS_CACHE_SHIFT_6
40 default 32 if SYS_CACHE_SHIFT_5
41 default 16 if SYS_CACHE_SHIFT_4
42 # Fall-back for MIPS
43 default 32 if MIPS
44
Simon Glass0b2fa982020-12-16 21:20:06 -070045config LINKER_LIST_ALIGN
46 int
47 default 32 if SANDBOX
48 default 8 if ARM64 || X86
49 default 4
50 help
51 Force the each linker list to be aligned to this boundary. This
52 is required if ll_entry_get() is used, since otherwise the linker
53 may add padding into the table, thus breaking it.
54 See linker_lists.rst for full details.
55
Masahiro Yamada51631252014-07-30 14:08:15 +090056choice
57 prompt "Architecture select"
58 default SANDBOX
59
60config ARC
61 bool "ARC architecture"
Michal Simek5ed063d2018-07-23 15:55:13 +020062 select ARC_TIMER
63 select CLK
Michal Simek7b564322020-08-19 10:44:20 +020064 select DM
Alexey Brodkina67ef282015-02-03 13:58:20 +030065 select HAVE_PRIVATE_LIBGCC
Alexey Brodkin01496c42015-03-17 14:55:14 +030066 select SUPPORT_OF_CONTROL
Tom Riniab92b382021-08-26 11:47:59 -040067 select SYS_CACHE_SHIFT_7
Vlad Zakharov3daa7c72017-03-21 14:49:49 +030068 select TIMER
Jiaxun Yangcbef2952024-07-17 16:07:02 +080069 select SUPPORT_BIG_ENDIAN
70 select SUPPORT_LITTLE_ENDIAN
Tom Rini83505a72022-07-31 21:08:23 -040071 select SYS_BIG_ENDIAN if CPU_BIG_ENDIAN
72 select SYS_LITTLE_ENDIAN if !CPU_BIG_ENDIAN
Masahiro Yamada51631252014-07-30 14:08:15 +090073
74config ARM
75 bool "ARM architecture"
Marek BehĂșn8f969652021-05-20 13:24:22 +020076 select ARCH_SUPPORTS_LTO
Masahiro Yamadaa350c6a2015-07-15 20:59:29 +090077 select CREATE_ARCH_SYMLINK
Masahiro Yamada64b77ed2015-07-03 16:13:09 +090078 select HAVE_PRIVATE_LIBGCC if !ARM64
Simon Glass01537232021-12-01 09:02:38 -070079 select SUPPORT_ACPI
Jiaxun Yangcbef2952024-07-17 16:07:02 +080080 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada783e6a72014-09-22 19:59:05 +090081 select SUPPORT_OF_CONTROL
Masahiro Yamada51631252014-07-30 14:08:15 +090082
Masahiro Yamada51631252014-07-30 14:08:15 +090083config M68K
84 bool "M68000 architecture"
angelo@sysam.it6463fd82015-12-06 17:47:59 +010085 select HAVE_PRIVATE_LIBGCC
Angelo Dureghello1e483922023-02-07 23:45:03 +010086 select USE_PRIVATE_LIBGCC
Derald D. Woods405fc832018-01-22 17:17:10 -060087 select SYS_BOOT_GET_CMDLINE
88 select SYS_BOOT_GET_KBD
Tom Riniab92b382021-08-26 11:47:59 -040089 select SYS_CACHE_SHIFT_4
Jiaxun Yangcbef2952024-07-17 16:07:02 +080090 select SUPPORT_BIG_ENDIAN
Angelo Dureghelloabe0f872019-03-13 21:46:51 +010091 select SUPPORT_OF_CONTROL
Masahiro Yamada51631252014-07-30 14:08:15 +090092
93config MICROBLAZE
94 bool "MicroBlaze architecture"
Jiaxun Yangcbef2952024-07-17 16:07:02 +080095 select SUPPORT_BIG_ENDIAN
96 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada783e6a72014-09-22 19:59:05 +090097 select SUPPORT_OF_CONTROL
Michal Simeka36d8672022-06-24 14:16:32 +020098 imply CMD_TIMER
99 imply SPL_REGMAP if SPL
100 imply SPL_TIMER if SPL
101 imply TIMER
102 imply XILINX_TIMER
Masahiro Yamada51631252014-07-30 14:08:15 +0900103
104config MIPS
105 bool "MIPS architecture"
Masahiro Yamada9a387122016-06-28 10:48:42 +0900106 select HAVE_ARCH_IOREMAP
Masahiro Yamada45ccec82014-10-24 01:30:43 +0900107 select HAVE_PRIVATE_LIBGCC
Daniel Schwierzeck0fc13a92015-12-19 20:20:48 +0100108 select SUPPORT_OF_CONTROL
Sean Anderson1dd56db2022-04-12 10:59:04 -0400109 select SPL_SEPARATE_BSS if SPL
Masahiro Yamada51631252014-07-30 14:08:15 +0900110
Masahiro Yamada51631252014-07-30 14:08:15 +0900111config NIOS2
112 bool "Nios II architecture"
Thomas Choubcae80e2015-10-21 21:34:57 +0800113 select CPU
Michal Simek5ed063d2018-07-23 15:55:13 +0200114 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500115 select DM_EVENT
Michal Simek5ed063d2018-07-23 15:55:13 +0200116 select OF_CONTROL
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800117 select SUPPORT_LITTLE_ENDIAN
Michal Simek5ed063d2018-07-23 15:55:13 +0200118 select SUPPORT_OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +0200119 imply CMD_DM
Masahiro Yamada51631252014-07-30 14:08:15 +0900120
Masahiro Yamada51631252014-07-30 14:08:15 +0900121config PPC
122 bool "PowerPC architecture"
Masahiro Yamada45ccec82014-10-24 01:30:43 +0900123 select HAVE_PRIVATE_LIBGCC
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800124 select SUPPORT_BIG_ENDIAN
Simon Glassc1c61572015-02-07 11:51:35 -0700125 select SUPPORT_OF_CONTROL
Derald D. Woods405fc832018-01-22 17:17:10 -0600126 select SYS_BOOT_GET_CMDLINE
127 select SYS_BOOT_GET_KBD
Masahiro Yamada51631252014-07-30 14:08:15 +0900128
Rick Chen068feb92017-12-26 13:55:58 +0800129config RISCV
Bin Meng117a4332018-09-26 06:55:06 -0700130 bool "RISC-V architecture"
Anup Patel7c8d2102019-02-25 08:14:04 +0000131 select CREATE_ARCH_SYMLINK
Heinrich Schuchardtb17e2802023-12-19 16:04:06 +0100132 select SUPPORT_ACPI
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800133 select SUPPORT_LITTLE_ENDIAN
Rick Chen068feb92017-12-26 13:55:58 +0800134 select SUPPORT_OF_CONTROL
Bin Mengbf6cc822018-09-26 06:55:19 -0700135 select OF_CONTROL
136 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500137 select DM_EVENT
Zong Li57b99002022-11-16 07:08:39 +0000138 imply SPL_SEPARATE_BSS if SPL
Bin Mengcd1f45c2018-09-26 06:55:20 -0700139 imply DM_SERIAL
Bin Mengcd1f45c2018-09-26 06:55:20 -0700140 imply DM_MMC
141 imply DM_SPI
142 imply DM_SPI_FLASH
143 imply BLK
144 imply CLK
145 imply MTD
146 imply TIMER
Bin Mengbf6cc822018-09-26 06:55:19 -0700147 imply CMD_DM
Lukas Auer8c59f202019-08-21 21:14:45 +0200148 imply SPL_DM
149 imply SPL_OF_CONTROL
150 imply SPL_LIBCOMMON_SUPPORT
151 imply SPL_LIBGENERIC_SUPPORT
Simon Glass2a736062021-08-08 12:20:12 -0600152 imply SPL_SERIAL
Lukas Auer8c59f202019-08-21 21:14:45 +0200153 imply SPL_TIMER
Rick Chen068feb92017-12-26 13:55:58 +0800154
Masahiro Yamada51631252014-07-30 14:08:15 +0900155config SANDBOX
156 bool "Sandbox"
Marek BehĂșn94bb8912021-05-20 13:24:07 +0200157 select ARCH_SUPPORTS_LTO
Tom Rinie5ec4812017-01-22 19:43:11 -0500158 select BOARD_LATE_INIT
Michael Walleefc06442020-05-22 14:07:38 +0200159 select BZIP2
Simon Glass512369a2023-10-26 14:31:34 -0400160 select CMD_POWEROFF if CMDLINE
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900161 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500162 select DM_EVENT
Andrew Scull0518e7a2022-05-30 10:00:12 +0000163 select DM_FUZZING_ENGINE
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900164 select DM_GPIO
Michal Simek5ed063d2018-07-23 15:55:13 +0200165 select DM_I2C
166 select DM_KEYBOARD
Simon Glass9a46bd32016-06-12 23:30:26 -0600167 select DM_MMC
Michal Simek5ed063d2018-07-23 15:55:13 +0200168 select DM_SERIAL
169 select DM_SPI
170 select DM_SPI_FLASH
Michael Walleefc06442020-05-22 14:07:38 +0200171 select GZIP_COMPRESSED
Tom Rini68e54042022-11-19 18:45:23 -0500172 select IO_TRACE
Tom Rinid56b4b12017-07-22 18:36:16 -0400173 select LZO
Tom Rinidb04ff42024-01-10 13:46:10 -0500174 select MTD
Heinrich Schuchardt1c0bc802020-03-14 12:13:40 +0100175 select OF_BOARD_SETUP
Ramon Friedbb413332019-04-27 11:15:23 +0300176 select PCI_ENDPOINT
Michal Simek5ed063d2018-07-23 15:55:13 +0200177 select SPI
178 select SUPPORT_OF_CONTROL
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800179 select SUPPORT_BIG_ENDIAN
180 select SUPPORT_LITTLE_ENDIAN
Simon Glass512369a2023-10-26 14:31:34 -0400181 select SYSRESET_CMD_POWEROFF if CMD_POWEROFF
Tom Riniab92b382021-08-26 11:47:59 -0400182 select SYS_CACHE_SHIFT_4
Wasim Khan57c675d2021-03-08 16:48:16 +0100183 select IRQ
Simon Glass512369a2023-10-26 14:31:34 -0400184 select SUPPORT_EXTENSION_SCAN if CMDLINE
Simon Glasse1722fc2021-12-01 09:02:36 -0700185 select SUPPORT_ACPI
Bin Meng0f1caa92018-08-02 23:58:03 -0700186 imply BITREVERSE
Simon Glass919e7a82018-11-15 18:43:53 -0700187 select BLOBLIST
Marek BehĂșn1b457e72021-05-20 13:24:08 +0200188 imply LTO
Michal Simek08a00cb2018-07-23 15:55:14 +0200189 imply CMD_DM
Heinrich Schuchardt6ca5ff32020-11-12 00:29:59 +0100190 imply CMD_EXCEPTION
Simon Glassded48cd2017-05-17 03:25:44 -0600191 imply CMD_GETTIME
Simon Glass551c3932017-05-17 03:25:25 -0600192 imply CMD_HASH
Simon Glass594e8d12017-05-17 03:25:34 -0600193 imply CMD_IO
Simon Glass7d0f5c12017-05-17 03:25:36 -0600194 imply CMD_IOTRACE
Simon Glassee7c0e72017-05-17 03:25:43 -0600195 imply CMD_LZMADEC
Tom Rinia4298dd2019-05-29 17:01:28 -0400196 imply CMD_SF
Michal Simek5ed063d2018-07-23 15:55:13 +0200197 imply CMD_SF_TEST
Tom Rini91d27a12017-06-02 11:03:50 -0400198 imply CRC32_VERIFY
199 imply FAT_WRITE
Rajan Vaja31b82172018-09-19 03:43:46 -0700200 imply FIRMWARE
Andrew Scull0518e7a2022-05-30 10:00:12 +0000201 imply FUZZING_ENGINE_SANDBOX
Daniel Thompson221a9492017-05-19 17:26:58 +0100202 imply HASH_VERIFY
Tom Rini91d27a12017-06-02 11:03:50 -0400203 imply LZMA
Jens Wiklanderfe39e8e2018-09-25 16:40:17 +0200204 imply TEE
Jens Wiklander0a60a812018-09-25 16:40:23 +0200205 imply AVB_VERIFY
206 imply LIBAVB
207 imply CMD_AVB
Heinrich Schuchardtd3adee12022-01-16 13:04:06 +0100208 imply PARTITION_TYPE_GUID
Igor Opaniuk7c591a82021-02-14 16:27:27 +0100209 imply SCP03
210 imply CMD_SCP03
Jens Wiklander0a60a812018-09-25 16:40:23 +0200211 imply UDP_FUNCTION_FASTBOOT
Bin Meng4f89d492018-10-15 02:21:26 -0700212 imply VIRTIO_MMIO
213 imply VIRTIO_PCI
214 imply VIRTIO_SANDBOX
215 imply VIRTIO_BLK
216 imply VIRTIO_NET
Simon Glass2a049572018-12-10 10:37:31 -0700217 imply DM_SOUND
Ramon Friedbb413332019-04-27 11:15:23 +0300218 imply PCI_SANDBOX_EP
Simon Glassc8821632019-02-16 20:24:49 -0700219 imply PCH
Alex Margineanec9594a2019-06-03 19:12:28 +0300220 imply PHYLIB
221 imply DM_MDIO
Alex Margineanc3d9f3f2019-07-12 10:13:53 +0300222 imply DM_MDIO_MUX
Simon Glass0992a902023-05-04 16:54:57 -0600223 imply ACPI
Simon Glass3b65ee32019-12-06 21:41:54 -0700224 imply ACPI_PMC
225 imply ACPI_PMC_SANDBOX
226 imply CMD_PMC
John Chau4a4830c2020-07-02 12:01:21 +0800227 imply CMD_CLONE
Simon Glassf158ba12020-11-05 10:33:38 -0700228 imply SILENT_CONSOLE
Simon Glass51bb3382020-11-05 10:33:48 -0700229 imply BOOTARGS_SUBST
Claudiu Manoilff98da02021-03-14 20:14:57 +0800230 imply PHY_FIXED
231 imply DM_DSA
Kory Maincent95300f22021-05-04 19:31:23 +0200232 imply CMD_EXTENSION
Simon Glass93e1edf2021-11-24 09:26:44 -0700233 imply KEYBOARD
Simon Glass6405ab72021-11-24 09:26:42 -0700234 imply PHYSMEM
Simon Glass437992d2021-12-01 09:02:43 -0700235 imply GENERATE_ACPI_TABLE
Philippe Reynes059df562022-03-28 22:56:53 +0200236 imply BINMAN
Alexander Gendin04291ee2023-10-09 01:24:36 +0000237 imply CMD_MBR
238 imply CMD_MMC
Simon Glass909b15c2023-10-26 14:31:33 -0400239 imply BOOTSTD_DEFAULTS if BOOTSTD_FULL && CMDLINE
240 imply BOOTMETH_DISTRO if BOOTSTD_FULL && CMDLINE
241 imply CMD_SYSBOOT if BOOTSTD_FULL
Masahiro Yamada51631252014-07-30 14:08:15 +0900242
243config SH
244 bool "SuperH architecture"
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800245 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada45ccec82014-10-24 01:30:43 +0900246 select HAVE_PRIVATE_LIBGCC
Marek Vasut8c2c4632019-08-31 18:27:58 +0200247 select SUPPORT_OF_CONTROL
Masahiro Yamada51631252014-07-30 14:08:15 +0900248
Masahiro Yamada51631252014-07-30 14:08:15 +0900249config X86
250 bool "x86 architecture"
Simon Glass98987902019-04-25 21:58:45 -0600251 select SUPPORT_SPL
252 select SUPPORT_TPL
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800253 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamadaa350c6a2015-07-15 20:59:29 +0900254 select CREATE_ARCH_SYMLINK
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900255 select DM
Bin Meng3bf9a8e2018-10-15 02:21:16 -0700256 select HAVE_ARCH_IOMAP
Michal Simek5ed063d2018-07-23 15:55:13 +0200257 select HAVE_PRIVATE_LIBGCC
258 select OF_CONTROL
Bin Meng4f0faac2017-07-30 06:23:16 -0700259 select PCI
Simon Glasse1722fc2021-12-01 09:02:36 -0700260 select SUPPORT_ACPI
Michal Simek5ed063d2018-07-23 15:55:13 +0200261 select SUPPORT_OF_CONTROL
Tom Riniab92b382021-08-26 11:47:59 -0400262 select SYS_CACHE_SHIFT_6
Bin Meng0ce9c572017-07-30 06:23:07 -0700263 select TIMER
Michal Simek5ed063d2018-07-23 15:55:13 +0200264 select USE_PRIVATE_LIBGCC
Bin Meng0ce9c572017-07-30 06:23:07 -0700265 select X86_TSC_TIMER
Wasim Khan543d0912021-03-08 16:48:15 +0100266 select IRQ
Simon Glassbcd4e6f2020-07-19 13:55:52 -0600267 imply HAS_ROM if X86_RESET_VECTOR
Bin Meng24357df2017-07-30 19:24:02 -0700268 imply BLK
Michal Simek08a00cb2018-07-23 15:55:14 +0200269 imply CMD_DM
Simon Glassfe7604a2017-05-17 03:25:21 -0600270 imply CMD_FPGA_LOADMK
Simon Glassd91a9d72017-05-17 03:25:23 -0600271 imply CMD_GETTIME
Simon Glass594e8d12017-05-17 03:25:34 -0600272 imply CMD_IO
Simon Glass1b330892017-05-17 03:25:39 -0600273 imply CMD_IRQ
Bin Mengc11b17c2017-08-16 05:46:49 -0700274 imply CMD_PCI
Tom Rinia4298dd2019-05-29 17:01:28 -0400275 imply CMD_SF
Simon Glass719d36e2017-08-04 16:34:46 -0600276 imply CMD_SF_TEST
Michal Simek5ed063d2018-07-23 15:55:13 +0200277 imply DM_GPIO
278 imply DM_KEYBOARD
279 imply DM_MMC
280 imply DM_RTC
Tom Rinib630f8b2023-10-27 20:59:51 -0400281 imply SCSI
Michal Simek5ed063d2018-07-23 15:55:13 +0200282 imply DM_SERIAL
Tom Rinidb04ff42024-01-10 13:46:10 -0500283 imply MTD
Michal Simek5ed063d2018-07-23 15:55:13 +0200284 imply DM_SPI
285 imply DM_SPI_FLASH
286 imply DM_USB
Simon Glass91caa3b2023-08-21 21:17:01 -0600287 imply LAST_STAGE_INIT
Simon Glassb86986c2022-10-18 07:46:31 -0600288 imply VIDEO
Michal Simek5ed063d2018-07-23 15:55:13 +0200289 imply SYSRESET
Kever Yang09259fc2019-04-02 20:41:25 +0800290 imply SPL_SYSRESET
Michal Simek5ed063d2018-07-23 15:55:13 +0200291 imply SYSRESET_X86
Chris Packhamf58ad982017-08-28 20:50:46 +1200292 imply USB_ETHER_ASIX
293 imply USB_ETHER_SMSC95XX
Michal Simek5ed063d2018-07-23 15:55:13 +0200294 imply USB_HOST_ETHER
Simon Glassc8821632019-02-16 20:24:49 -0700295 imply PCH
Simon Glass6405ab72021-11-24 09:26:42 -0700296 imply PHYSMEM
Simon Glass31d52612019-05-02 10:52:24 -0600297 imply RTC_MC146818
Simon Glass0992a902023-05-04 16:54:57 -0600298 imply ACPI
Simon Glass27ba6282021-12-01 09:02:39 -0700299 imply ACPIGEN if !QEMU && !EFI_APP
Simon Glass839d66c2020-11-05 06:32:17 -0700300 imply SYSINFO if GENERATE_SMBIOS_TABLE
301 imply SYSINFO_SMBIOS if GENERATE_SMBIOS_TABLE
Simon Glassd6b318d2021-12-18 11:27:50 -0700302 imply TIMESTAMP
Masahiro Yamada51631252014-07-30 14:08:15 +0900303
Simon Glass98987902019-04-25 21:58:45 -0600304 # Thing to enable for when SPL/TPL are enabled: SPL
305 imply SPL_DM
306 imply SPL_OF_LIBFDT
Simon Glass9ca00682021-07-10 21:14:31 -0600307 imply SPL_DRIVERS_MISC
Simon Glass83061db2021-07-10 21:14:30 -0600308 imply SPL_GPIO
Simon Glasse556d3d2019-12-06 21:42:51 -0700309 imply SPL_PINCTRL
Simon Glass98987902019-04-25 21:58:45 -0600310 imply SPL_LIBCOMMON_SUPPORT
311 imply SPL_LIBGENERIC_SUPPORT
Simon Glass2a736062021-08-08 12:20:12 -0600312 imply SPL_SERIAL
Simon Glass98987902019-04-25 21:58:45 -0600313 imply SPL_SPI_FLASH_SUPPORT
Simon Glassea2ca7e2021-08-08 12:20:14 -0600314 imply SPL_SPI
Simon Glass98987902019-04-25 21:58:45 -0600315 imply SPL_OF_CONTROL
316 imply SPL_TIMER
317 imply SPL_REGMAP
318 imply SPL_SYSCON
319 # TPL
320 imply TPL_DM
Simon Glass9ca00682021-07-10 21:14:31 -0600321 imply TPL_DRIVERS_MISC
Simon Glass83061db2021-07-10 21:14:30 -0600322 imply TPL_GPIO
Simon Glasse556d3d2019-12-06 21:42:51 -0700323 imply TPL_PINCTRL
Simon Glass98987902019-04-25 21:58:45 -0600324 imply TPL_LIBCOMMON_SUPPORT
325 imply TPL_LIBGENERIC_SUPPORT
Simon Glass2a736062021-08-08 12:20:12 -0600326 imply TPL_SERIAL
Simon Glass98987902019-04-25 21:58:45 -0600327 imply TPL_OF_CONTROL
328 imply TPL_TIMER
329 imply TPL_REGMAP
330 imply TPL_SYSCON
331
Chris Zankelc978b522016-08-10 18:36:44 +0300332config XTENSA
333 bool "Xtensa architecture"
334 select CREATE_ARCH_SYMLINK
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800335 select SUPPORT_LITTLE_ENDIAN
Chris Zankelc978b522016-08-10 18:36:44 +0300336 select SUPPORT_OF_CONTROL
337
Masahiro Yamada51631252014-07-30 14:08:15 +0900338endchoice
339
Masahiro Yamada3174e4e2014-09-14 03:01:48 +0900340config SYS_ARCH
341 string
342 help
343 This option should contain the architecture name to build the
344 appropriate arch/<CONFIG_SYS_ARCH> directory.
345 All the architectures should specify this option correctly.
346
347config SYS_CPU
348 string
349 help
350 This option should contain the CPU name to build the correct
351 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU> directory.
352
353 This is optional. For those targets without the CPU directory,
354 leave this option empty.
355
356config SYS_SOC
357 string
358 help
359 This option should contain the SoC name to build the directory
360 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU>/<CONFIG_SYS_SOC>.
361
362 This is optional. For those targets without the SoC directory,
363 leave this option empty.
364
365config SYS_VENDOR
366 string
367 help
368 This option should contain the vendor name of the target board.
369 If it is set and
370 board/<CONFIG_SYS_VENDOR>/common/Makefile exists, the vendor common
371 directory is compiled.
372 If CONFIG_SYS_BOARD is also set, the sources under
373 board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD> directory are compiled.
374
375 This is optional. For those targets without the vendor directory,
376 leave this option empty.
377
378config SYS_BOARD
379 string
380 help
381 This option should contain the name of the target board.
382 If it is set, either board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD>
383 or board/<CONFIG_SYS_BOARD> directory is compiled depending on
384 whether CONFIG_SYS_VENDOR is set or not.
385
386 This is optional. For those targets without the board directory,
387 leave this option empty.
388
389config SYS_CONFIG_NAME
Tom Rini3dd14862024-01-22 17:39:20 -0500390 string "Board header file" if ARCH_MESON || ARCH_VERSAL || \
391 ARCH_VERSAL_NET || ARCH_ZYNQ || ARCH_ZYNQMP || \
392 ARCH_ZYNQMP_R5 || MICROBLAZE || NIOS2
393 default "meson64" if ARCH_MESON
394 default "microblaze-generic" if MICROBLAZE
395 default "xilinx_versal" if ARCH_VERSAL
396 default "xilinx_versal_net" if ARCH_VERSAL_NET
397 default "xilinx_zynqmp" if ARCH_ZYNQMP
398 default "xilinx_zynqmp_r5" if ARCH_ZYNQMP_R5
399 default "zynq-common" if ARCH_ZYNQ
Masahiro Yamada3174e4e2014-09-14 03:01:48 +0900400 help
401 This option should contain the base name of board header file.
402 The header file include/configs/<CONFIG_SYS_CONFIG_NAME>.h
403 should be included from include/config.h.
404
Vignesh Raghavendraadd496712019-04-22 21:43:32 +0530405config SYS_DISABLE_DCACHE_OPS
406 bool
407 help
408 This option disables dcache flush and dcache invalidation
409 operations. For example, on coherent systems where cache
410 operatios are not required, enable this option to avoid them.
411 Note that, its up to the individual architectures to implement
412 this functionality.
413
Tom Rinibe7dbb62021-12-12 22:12:30 -0500414config SYS_IMMR
Tom Rinidd2986a2022-03-30 09:30:15 -0400415 hex "Address for the Internal Memory-Mapped Registers (IMMR) window"
Tom Rinibe7dbb62021-12-12 22:12:30 -0500416 depends on PPC || FSL_LSCH2 || FSL_LSCH3 || ARCH_LS1021A
417 default 0xFF000000 if MPC8xx
418 default 0xF0000000 if ARCH_MPC8313
419 default 0xE0000000 if MPC83xx && !ARCH_MPC8313
420 default 0x01000000 if ARCH_LS1021A || FSL_LSCH2 || FSL_LSCH3
Pali RohĂĄr39f42fe2022-05-02 18:29:25 +0200421 default 0xFFE00000 if ARCH_P1010 || ARCH_P1011 || ARCH_P1020 || \
422 ARCH_P1021 || ARCH_P1024 || ARCH_P1025 || \
423 ARCH_P2020
Tom Rinibe7dbb62021-12-12 22:12:30 -0500424 default SYS_CCSRBAR_DEFAULT
425 help
426 Address for the Internal Memory-Mapped Registers (IMMR) window used
427 to configure the features of many Freescale / NXP SoCs.
428
Tom Rinie52fca22022-12-02 16:42:36 -0500429config MONITOR_IS_IN_RAM
430 bool "U-Boot is loaded in to RAM by a pre-loader"
431 depends on M68K || NIOS2
432
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100433menu "Skipping low level initialization functions"
Tom Rini11232132022-04-06 09:21:25 -0400434 depends on ARM || MIPS || RISCV
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100435
436config SKIP_LOWLEVEL_INIT
437 bool "Skip calls to certain low level initialization functions"
Tom Rinia2ac2b92021-08-27 21:18:30 -0400438 help
439 If enabled, then certain low level initializations (like setting up
440 the memory controller) are omitted and/or U-Boot does not relocate
441 itself into RAM.
442 Normally this variable MUST NOT be defined. The only exception is
443 when U-Boot is loaded (to RAM) by some other boot loader or by a
444 debugger which performs these initializations itself.
445
446config SPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100447 bool "Skip calls to certain low level initialization functions in SPL"
448 depends on SPL
Tom Rinia2ac2b92021-08-27 21:18:30 -0400449 help
450 If enabled, then certain low level initializations (like setting up
451 the memory controller) are omitted and/or U-Boot does not relocate
452 itself into RAM.
453 Normally this variable MUST NOT be defined. The only exception is
454 when U-Boot is loaded (to RAM) by some other boot loader or by a
455 debugger which performs these initializations itself.
456
457config TPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100458 bool "Skip calls to certain low level initialization functions in TPL"
Tom Rinia2ac2b92021-08-27 21:18:30 -0400459 depends on SPL && ARM
460 help
461 If enabled, then certain low level initializations (like setting up
462 the memory controller) are omitted and/or U-Boot does not relocate
463 itself into RAM.
464 Normally this variable MUST NOT be defined. The only exception is
465 when U-Boot is loaded (to RAM) by some other boot loader or by a
466 debugger which performs these initializations itself.
467
468config SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100469 bool "Skip call to lowlevel_init during early boot ONLY"
Tom Rinia2ac2b92021-08-27 21:18:30 -0400470 depends on ARM
471 help
472 This allows just the call to lowlevel_init() to be skipped. The
473 normal CP15 init (such as enabling the instruction cache) is still
474 performed.
475
476config SPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100477 bool "Skip call to lowlevel_init during early SPL boot ONLY"
Tom Rinia2ac2b92021-08-27 21:18:30 -0400478 depends on SPL && ARM
479 help
480 This allows just the call to lowlevel_init() to be skipped. The
481 normal CP15 init (such as enabling the instruction cache) is still
482 performed.
483
484config TPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100485 bool "Skip call to lowlevel_init during early TPL boot ONLY"
Tom Rinia2ac2b92021-08-27 21:18:30 -0400486 depends on TPL && ARM
487 help
488 This allows just the call to lowlevel_init() to be skipped. The
489 normal CP15 init (such as enabling the instruction cache) is still
490 performed.
491
Heinrich Schuchardtc394e8d2022-12-30 19:41:28 +0100492endmenu
493
Tom Rini8c778f72022-10-28 20:27:10 -0400494config SYS_HAS_NONCACHED_MEMORY
495 bool "Enable reserving a non-cached memory area for drivers"
496 depends on (ARM || MIPS) && (RTL8169 || MEDIATEK_ETH)
497 help
498 This is useful for drivers that would otherwise require a lot of
499 explicit cache maintenance. For some drivers it's also impossible to
500 properly maintain the cache. For example if the regions that need to
501 be flushed are not a multiple of the cache-line size, *and* padding
502 cannot be allocated between the regions to align them (i.e. if the
503 HW requires a contiguous array of regions, and the size of each
504 region is not cache-aligned), then a flush of one region may result
505 in overwriting data that hardware has written to another region in
506 the same cache-line. This can happen for example in network drivers
507 where descriptors for buffers are typically smaller than the CPU
508 cache-line (e.g. 16 bytes vs. 32 or 64 bytes).
509
510config SYS_NONCACHED_MEMORY
511 hex "Size in bytes of the non-cached memory area"
512 depends on SYS_HAS_NONCACHED_MEMORY
513 default 0x100000
514 help
515 Size of non-cached memory area. This area of memory will be typically
516 located right below the malloc() area and mapped uncached in the MMU.
517
Masahiro Yamada51631252014-07-30 14:08:15 +0900518source "arch/arc/Kconfig"
519source "arch/arm/Kconfig"
Masahiro Yamada51631252014-07-30 14:08:15 +0900520source "arch/m68k/Kconfig"
521source "arch/microblaze/Kconfig"
522source "arch/mips/Kconfig"
Masahiro Yamada51631252014-07-30 14:08:15 +0900523source "arch/nios2/Kconfig"
Masahiro Yamada51631252014-07-30 14:08:15 +0900524source "arch/powerpc/Kconfig"
525source "arch/sandbox/Kconfig"
526source "arch/sh/Kconfig"
Masahiro Yamada51631252014-07-30 14:08:15 +0900527source "arch/x86/Kconfig"
Chris Zankelc978b522016-08-10 18:36:44 +0300528source "arch/xtensa/Kconfig"
Rick Chen068feb92017-12-26 13:55:58 +0800529source "arch/riscv/Kconfig"
Tom Rinic6c0e562022-03-23 17:19:55 -0400530
Tom Rinid622b082022-06-16 14:04:36 -0400531if ARM || M68K || PPC
532
533source "arch/Kconfig.nxp"
534
535endif
536
Tom Rinic6c0e562022-03-23 17:19:55 -0400537source "board/keymile/Kconfig"
Michal Simek89e81e62022-06-24 14:14:59 +0200538
Michal Simek89e81e62022-06-24 14:14:59 +0200539choice
540 prompt "Endianness selection"
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800541 default SYS_BIG_ENDIAN if MIPS || MICROBLAZE
542 default SYS_LITTLE_ENDIAN
Michal Simek89e81e62022-06-24 14:14:59 +0200543 help
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800544 Some boards can be configured for either little or big endian
Michal Simek89e81e62022-06-24 14:14:59 +0200545 byte order. These modes require different U-Boot images. In general there
546 is one preferred byteorder for a particular system but some systems are
547 just as commonly used in the one or the other endianness.
548
549config SYS_BIG_ENDIAN
550 bool "Big endian"
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800551 depends on SUPPORT_BIG_ENDIAN
Michal Simek89e81e62022-06-24 14:14:59 +0200552
553config SYS_LITTLE_ENDIAN
554 bool "Little endian"
Jiaxun Yangcbef2952024-07-17 16:07:02 +0800555 depends on SUPPORT_LITTLE_ENDIAN
Michal Simek89e81e62022-06-24 14:14:59 +0200556endchoice