blob: d498c8f3bc6aeb22c9e9908d3667fa96f6bc9122 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +02002/*
3 * WORK Microwave work_92105 board configuration file
4 *
5 * (C) Copyright 2014 DENX Software Engineering GmbH
6 * Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +02007 */
8
9#ifndef __CONFIG_WORK_92105_H__
10#define __CONFIG_WORK_92105_H__
11
12/* SoC and board defines */
13#include <linux/sizes.h>
14#include <asm/arch/cpu.h>
15
16/*
17 * Define work_92105 machine type by hand -- done only for compatibility
18 * with original board code
19 */
Tom Rinicd7b6342017-01-25 20:42:38 -050020#define CONFIG_MACH_TYPE 736
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020021
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020022#if !defined(CONFIG_SPL_BUILD)
23#define CONFIG_SKIP_LOWLEVEL_INIT
24#endif
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020025
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020026/*
27 * Memory configurations
28 */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020029#define CONFIG_SYS_MALLOC_LEN SZ_1M
30#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
31#define CONFIG_SYS_SDRAM_SIZE SZ_128M
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020032
33#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
34
35#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_512K \
36 - GENERATED_GBL_DATA_SIZE)
37
38/*
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020039 * Ethernet Driver
40 */
41
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020042#define CONFIG_LPC32XX_ETH
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020043#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020044/* FIXME: remove "Waiting for PHY auto negotiation to complete..." message */
45
46/*
47 * I2C driver
48 */
49
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020050#define CONFIG_SYS_I2C
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020051#define CONFIG_SYS_I2C_SPEED 350000
52
53/*
54 * I2C EEPROM
55 */
56
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020057#define CONFIG_SYS_I2C_EEPROM_ADDR 0x56
58#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
59
60/*
61 * I2C RTC
62 */
63
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020064#define CONFIG_RTC_DS1374
65
66/*
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020067 * U-Boot General Configurations
68 */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020069#define CONFIG_SYS_CBSIZE 1024
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020070#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
71
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020072/*
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020073 * NAND chip timings for FIXME: which one?
74 */
75
76#define CONFIG_LPC32XX_NAND_MLC_TCEA_DELAY 333333333
77#define CONFIG_LPC32XX_NAND_MLC_BUSY_DELAY 10000000
78#define CONFIG_LPC32XX_NAND_MLC_NAND_TA 18181818
79#define CONFIG_LPC32XX_NAND_MLC_RD_HIGH 31250000
80#define CONFIG_LPC32XX_NAND_MLC_RD_LOW 45454545
81#define CONFIG_LPC32XX_NAND_MLC_WR_HIGH 40000000
82#define CONFIG_LPC32XX_NAND_MLC_WR_LOW 83333333
83
84/*
85 * NAND
86 */
87
88/* driver configuration */
89#define CONFIG_SYS_NAND_SELF_INIT
90#define CONFIG_SYS_MAX_NAND_DEVICE 1
91#define CONFIG_SYS_MAX_NAND_CHIPS 1
92#define CONFIG_SYS_NAND_BASE MLC_NAND_BASE
93#define CONFIG_NAND_LPC32XX_MLC
94
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020095/*
96 * GPIO
97 */
98
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +020099#define CONFIG_LPC32XX_GPIO
100
101/*
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200102 * Environment
103 */
104
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200105/*
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200106 * Boot Linux
107 */
108#define CONFIG_CMDLINE_TAG
109#define CONFIG_SETUP_MEMORY_TAGS
110#define CONFIG_INITRD_TAG
111
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200112#define CONFIG_BOOTFILE "uImage"
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200113#define CONFIG_LOADADDR 0x80008000
114
115/*
116 * SPL
117 */
118
119/* SPL will be executed at offset 0 */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200120/* SPL will use SRAM as stack */
121#define CONFIG_SPL_STACK 0x0000FFF8
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200122/* Use the framework and generic lib */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200123/* SPL will use serial */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200124/* SPL will load U-Boot from NAND offset 0x40000 */
Albert ARIBAUD \(3ADEV\)412ae532015-03-31 11:40:51 +0200125#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x00040000
126#define CONFIG_SPL_PAD_TO 0x20000
127/* U-Boot will be 0x40000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
128#define CONFIG_SYS_MONITOR_LEN 0x40000 /* actually, MAX size */
129#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
130#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
131
132/*
133 * Include SoC specific configuration
134 */
135#include <asm/arch/config.h>
136
137#endif /* __CONFIG_WORK_92105_H__*/