blob: 1ff7642d069c10d4d217c73c6cc6f4bde737f56e [file] [log] [blame]
Minkyu Kang008a3512011-01-24 15:22:23 +09001/*
2 * (C) Copyright 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 *
20 */
21
Chander Kashyap393cb362011-12-06 23:34:12 +000022#ifndef _EXYNOS4_CPU_H
23#define _EXYNOS4_CPU_H
Minkyu Kang008a3512011-01-24 15:22:23 +090024
Chander Kashyap37bb6d82012-02-05 23:01:46 +000025#define DEVICE_NOT_AVAILABLE 0
26
Minkyu Kang77758312012-04-26 15:48:32 +090027#define EXYNOS_CPU_NAME "Exynos"
Chander Kashyap393cb362011-12-06 23:34:12 +000028#define EXYNOS4_ADDR_BASE 0x10000000
Minkyu Kang008a3512011-01-24 15:22:23 +090029
Chander Kashyapb189a832012-12-25 20:13:38 +000030/* EXYNOS4 Common*/
Piotr Wilczek847ab8f2012-11-20 02:19:03 +000031#define EXYNOS4_I2C_SPACING 0x10000
32
Chander Kashyap393cb362011-12-06 23:34:12 +000033#define EXYNOS4_GPIO_PART3_BASE 0x03860000
34#define EXYNOS4_PRO_ID 0x10000000
Donghwa Lee283591f2012-04-05 19:36:10 +000035#define EXYNOS4_SYSREG_BASE 0x10010000
Chander Kashyap393cb362011-12-06 23:34:12 +000036#define EXYNOS4_POWER_BASE 0x10020000
37#define EXYNOS4_SWRESET 0x10020400
38#define EXYNOS4_CLOCK_BASE 0x10030000
39#define EXYNOS4_SYSTIMER_BASE 0x10050000
40#define EXYNOS4_WATCHDOG_BASE 0x10060000
Inderpal Singhb5f97562013-04-04 23:09:20 +000041#define EXYNOS4_TZPC_BASE 0x10110000
Chander Kashyap393cb362011-12-06 23:34:12 +000042#define EXYNOS4_MIU_BASE 0x10600000
43#define EXYNOS4_DMC0_BASE 0x10400000
44#define EXYNOS4_DMC1_BASE 0x10410000
45#define EXYNOS4_GPIO_PART2_BASE 0x11000000
46#define EXYNOS4_GPIO_PART1_BASE 0x11400000
47#define EXYNOS4_FIMD_BASE 0x11C00000
Donghwa Lee283591f2012-04-05 19:36:10 +000048#define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
Chander Kashyap393cb362011-12-06 23:34:12 +000049#define EXYNOS4_USBOTG_BASE 0x12480000
50#define EXYNOS4_MMC_BASE 0x12510000
51#define EXYNOS4_SROMC_BASE 0x12570000
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +053052#define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
Chander Kashyap393cb362011-12-06 23:34:12 +000053#define EXYNOS4_USBPHY_BASE 0x125B0000
54#define EXYNOS4_UART_BASE 0x13800000
Rajeshwari Shinde1a758ae2012-07-23 21:23:49 +000055#define EXYNOS4_I2C_BASE 0x13860000
Chander Kashyap393cb362011-12-06 23:34:12 +000056#define EXYNOS4_ADC_BASE 0x13910000
Hatim RV383b5cc2012-11-02 01:15:35 +000057#define EXYNOS4_SPI_BASE 0x13920000
Chander Kashyap393cb362011-12-06 23:34:12 +000058#define EXYNOS4_PWMTIMER_BASE 0x139D0000
59#define EXYNOS4_MODEM_BASE 0x13A00000
Chander Kashyap37bb6d82012-02-05 23:01:46 +000060#define EXYNOS4_USBPHY_CONTROL 0x10020704
Rajeshwari Shinde87fa4912012-10-25 19:49:28 +000061#define EXYNOS4_I2S_BASE 0xE2100000
Chander Kashyap37bb6d82012-02-05 23:01:46 +000062
63#define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
Donghwa Leec4015052012-07-02 01:15:59 +000064#define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
Hatim RV383b5cc2012-11-02 01:15:35 +000065#define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Akshay Saraswatacbb1eb2013-03-20 21:00:56 +000066#define EXYNOS4_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap37bb6d82012-02-05 23:01:46 +000067
Chander Kashyapb189a832012-12-25 20:13:38 +000068/* EXYNOS4X12 */
69#define EXYNOS4X12_GPIO_PART3_BASE 0x03860000
70#define EXYNOS4X12_PRO_ID 0x10000000
71#define EXYNOS4X12_SYSREG_BASE 0x10010000
72#define EXYNOS4X12_POWER_BASE 0x10020000
73#define EXYNOS4X12_SWRESET 0x10020400
74#define EXYNOS4X12_USBPHY_CONTROL 0x10020704
75#define EXYNOS4X12_CLOCK_BASE 0x10030000
76#define EXYNOS4X12_SYSTIMER_BASE 0x10050000
77#define EXYNOS4X12_WATCHDOG_BASE 0x10060000
Inderpal Singhb5f97562013-04-04 23:09:20 +000078#define EXYNOS4X12_TZPC_BASE 0x10110000
Chander Kashyapb189a832012-12-25 20:13:38 +000079#define EXYNOS4X12_DMC0_BASE 0x10600000
80#define EXYNOS4X12_DMC1_BASE 0x10610000
81#define EXYNOS4X12_GPIO_PART4_BASE 0x106E0000
82#define EXYNOS4X12_GPIO_PART2_BASE 0x11000000
83#define EXYNOS4X12_GPIO_PART1_BASE 0x11400000
84#define EXYNOS4X12_FIMD_BASE 0x11C00000
85#define EXYNOS4X12_MIPI_DSIM_BASE 0x11C80000
86#define EXYNOS4X12_USBOTG_BASE 0x12480000
87#define EXYNOS4X12_MMC_BASE 0x12510000
88#define EXYNOS4X12_SROMC_BASE 0x12570000
89#define EXYNOS4X12_USB_HOST_EHCI_BASE 0x12580000
90#define EXYNOS4X12_USBPHY_BASE 0x125B0000
91#define EXYNOS4X12_UART_BASE 0x13800000
92#define EXYNOS4X12_I2C_BASE 0x13860000
93#define EXYNOS4X12_PWMTIMER_BASE 0x139D0000
94
95#define EXYNOS4X12_ADC_BASE DEVICE_NOT_AVAILABLE
96#define EXYNOS4X12_DP_BASE DEVICE_NOT_AVAILABLE
97#define EXYNOS4X12_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kang4fdebef2013-04-01 19:22:40 +000098#define EXYNOS4X12_I2S_BASE DEVICE_NOT_AVAILABLE
99#define EXYNOS4X12_SPI_BASE DEVICE_NOT_AVAILABLE
100#define EXYNOS4X12_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Akshay Saraswatacbb1eb2013-03-20 21:00:56 +0000101#define EXYNOS4X12_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
Chander Kashyapb189a832012-12-25 20:13:38 +0000102
103/* EXYNOS5 Common*/
Rajeshwari Shinde8da3eb12012-07-23 21:23:50 +0000104#define EXYNOS5_I2C_SPACING 0x10000
105
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000106#define EXYNOS5_GPIO_PART4_BASE 0x03860000
107#define EXYNOS5_PRO_ID 0x10000000
108#define EXYNOS5_CLOCK_BASE 0x10010000
109#define EXYNOS5_POWER_BASE 0x10040000
110#define EXYNOS5_SWRESET 0x10040400
111#define EXYNOS5_SYSREG_BASE 0x10050000
Inderpal Singhb5f97562013-04-04 23:09:20 +0000112#define EXYNOS5_TZPC_BASE 0x10100000
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000113#define EXYNOS5_WATCHDOG_BASE 0x101D0000
Akshay Saraswatacbb1eb2013-03-20 21:00:56 +0000114#define EXYNOS5_ACE_SFR_BASE 0x10830000
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000115#define EXYNOS5_DMC_PHY0_BASE 0x10C00000
116#define EXYNOS5_DMC_PHY1_BASE 0x10C10000
117#define EXYNOS5_GPIO_PART3_BASE 0x10D10000
118#define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
119#define EXYNOS5_GPIO_PART1_BASE 0x11400000
Donghwa Lee283591f2012-04-05 19:36:10 +0000120#define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +0530121#define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
Rajeshwari Shinde86d74d02012-05-14 05:52:04 +0000122#define EXYNOS5_USBPHY_BASE 0x12130000
123#define EXYNOS5_USBOTG_BASE 0x12140000
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000124#define EXYNOS5_MMC_BASE 0x12200000
125#define EXYNOS5_SROMC_BASE 0x12250000
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000126#define EXYNOS5_UART_BASE 0x12C00000
Rajeshwari Shinde1a758ae2012-07-23 21:23:49 +0000127#define EXYNOS5_I2C_BASE 0x12C60000
Hatim RV383b5cc2012-11-02 01:15:35 +0000128#define EXYNOS5_SPI_BASE 0x12D20000
Rajeshwari Shinde87fa4912012-10-25 19:49:28 +0000129#define EXYNOS5_I2S_BASE 0x12D60000
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000130#define EXYNOS5_PWMTIMER_BASE 0x12DD0000
Hatim RV383b5cc2012-11-02 01:15:35 +0000131#define EXYNOS5_SPI_ISP_BASE 0x131A0000
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000132#define EXYNOS5_GPIO_PART2_BASE 0x13400000
133#define EXYNOS5_FIMD_BASE 0x14400000
Donghwa Leec4015052012-07-02 01:15:59 +0000134#define EXYNOS5_DP_BASE 0x145B0000
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000135
136#define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
137#define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kang008a3512011-01-24 15:22:23 +0900138
139#ifndef __ASSEMBLY__
140#include <asm/io.h>
141/* CPU detection macros */
142extern unsigned int s5p_cpu_id;
Minkyu Kang5d845f22011-05-16 19:45:54 +0900143extern unsigned int s5p_cpu_rev;
144
145static inline int s5p_get_cpu_rev(void)
146{
147 return s5p_cpu_rev;
148}
Minkyu Kang008a3512011-01-24 15:22:23 +0900149
150static inline void s5p_set_cpu_id(void)
151{
Minkyu Kang77758312012-04-26 15:48:32 +0900152 unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
Minkyu Kang008a3512011-01-24 15:22:23 +0900153
Minkyu Kang77758312012-04-26 15:48:32 +0900154 switch (pro_id) {
155 case 0x200:
156 /* Exynos4210 EVT0 */
157 s5p_cpu_id = 0x4210;
Minkyu Kang5d845f22011-05-16 19:45:54 +0900158 s5p_cpu_rev = 0;
Minkyu Kang77758312012-04-26 15:48:32 +0900159 break;
160 case 0x210:
161 /* Exynos4210 EVT1 */
162 s5p_cpu_id = 0x4210;
163 break;
164 case 0x412:
165 /* Exynos4412 */
166 s5p_cpu_id = 0x4412;
167 break;
168 case 0x520:
169 /* Exynos5250 */
170 s5p_cpu_id = 0x5250;
171 break;
Minkyu Kang5d845f22011-05-16 19:45:54 +0900172 }
Minkyu Kang008a3512011-01-24 15:22:23 +0900173}
174
Minkyu Kang77758312012-04-26 15:48:32 +0900175static inline char *s5p_get_cpu_name(void)
176{
177 return EXYNOS_CPU_NAME;
178}
179
Minkyu Kang008a3512011-01-24 15:22:23 +0900180#define IS_SAMSUNG_TYPE(type, id) \
Simon Glassca35a0c2013-06-11 11:14:50 -0700181static inline int __attribute__((no_instrument_function)) cpu_is_##type(void) \
Minkyu Kang008a3512011-01-24 15:22:23 +0900182{ \
Minkyu Kang77758312012-04-26 15:48:32 +0900183 return (s5p_cpu_id >> 12) == id; \
Minkyu Kang008a3512011-01-24 15:22:23 +0900184}
185
Minkyu Kang77758312012-04-26 15:48:32 +0900186IS_SAMSUNG_TYPE(exynos4, 0x4)
187IS_SAMSUNG_TYPE(exynos5, 0x5)
Minkyu Kang008a3512011-01-24 15:22:23 +0900188
Minkyu Kang6fcc0592012-10-15 03:06:32 +0000189#define IS_EXYNOS_TYPE(type, id) \
Simon Glassca35a0c2013-06-11 11:14:50 -0700190static inline int __attribute__((no_instrument_function)) \
191 proid_is_##type(void) \
Minkyu Kang6fcc0592012-10-15 03:06:32 +0000192{ \
193 return s5p_cpu_id == id; \
194}
195
196IS_EXYNOS_TYPE(exynos4210, 0x4210)
Chander Kashyapb189a832012-12-25 20:13:38 +0000197IS_EXYNOS_TYPE(exynos4412, 0x4412)
Minkyu Kang6fcc0592012-10-15 03:06:32 +0000198IS_EXYNOS_TYPE(exynos5250, 0x5250)
199
Minkyu Kang008a3512011-01-24 15:22:23 +0900200#define SAMSUNG_BASE(device, base) \
Simon Glassca35a0c2013-06-11 11:14:50 -0700201static inline unsigned int __attribute__((no_instrument_function)) \
202 samsung_get_base_##device(void) \
Minkyu Kang008a3512011-01-24 15:22:23 +0900203{ \
Simon Glassca35a0c2013-06-11 11:14:50 -0700204 if (cpu_is_exynos4()) { \
Chander Kashyapb189a832012-12-25 20:13:38 +0000205 if (proid_is_exynos4412()) \
206 return EXYNOS4X12_##base; \
Chander Kashyap393cb362011-12-06 23:34:12 +0000207 return EXYNOS4_##base; \
Chander Kashyapb189a832012-12-25 20:13:38 +0000208 } else if (cpu_is_exynos5()) { \
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000209 return EXYNOS5_##base; \
Chander Kashyapb189a832012-12-25 20:13:38 +0000210 } \
211 return 0; \
Minkyu Kang008a3512011-01-24 15:22:23 +0900212}
213
214SAMSUNG_BASE(adc, ADC_BASE)
215SAMSUNG_BASE(clock, CLOCK_BASE)
Akshay Saraswatacbb1eb2013-03-20 21:00:56 +0000216SAMSUNG_BASE(ace_sfr, ACE_SFR_BASE)
Donghwa Leec4015052012-07-02 01:15:59 +0000217SAMSUNG_BASE(dp, DP_BASE)
Donghwa Lee283591f2012-04-05 19:36:10 +0000218SAMSUNG_BASE(sysreg, SYSREG_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900219SAMSUNG_BASE(fimd, FIMD_BASE)
Rajeshwari Shinde1a758ae2012-07-23 21:23:49 +0000220SAMSUNG_BASE(i2c, I2C_BASE)
Rajeshwari Shinde87fa4912012-10-25 19:49:28 +0000221SAMSUNG_BASE(i2s, I2S_BASE)
Donghwa Lee283591f2012-04-05 19:36:10 +0000222SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900223SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
224SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
225SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
Chander Kashyap37bb6d82012-02-05 23:01:46 +0000226SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900227SAMSUNG_BASE(pro_id, PRO_ID)
228SAMSUNG_BASE(mmc, MMC_BASE)
229SAMSUNG_BASE(modem, MODEM_BASE)
230SAMSUNG_BASE(sromc, SROMC_BASE)
231SAMSUNG_BASE(swreset, SWRESET)
232SAMSUNG_BASE(timer, PWMTIMER_BASE)
233SAMSUNG_BASE(uart, UART_BASE)
234SAMSUNG_BASE(usb_phy, USBPHY_BASE)
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +0530235SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900236SAMSUNG_BASE(usb_otg, USBOTG_BASE)
237SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
HeungJun, Kim77e490e2012-01-16 21:13:04 +0000238SAMSUNG_BASE(power, POWER_BASE)
Hatim RV383b5cc2012-11-02 01:15:35 +0000239SAMSUNG_BASE(spi, SPI_BASE)
240SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
Inderpal Singhb5f97562013-04-04 23:09:20 +0000241SAMSUNG_BASE(tzpc, TZPC_BASE)
Minkyu Kang008a3512011-01-24 15:22:23 +0900242#endif
243
Chander Kashyap393cb362011-12-06 23:34:12 +0000244#endif /* _EXYNOS4_CPU_H */