blob: b009a316b14cd29e4389e64dfef8cbfec111bf3c [file] [log] [blame]
Tom Warrenefc05ae2011-01-27 10:58:07 +00001/*
Tom Warren52a8b822012-05-22 12:19:25 +00002 * (C) Copyright 2010-2012
Tom Warrenefc05ae2011-01-27 10:58:07 +00003 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warrenefc05ae2011-01-27 10:58:07 +00006 */
7
Tom Warrenf01b6312012-12-11 13:34:18 +00008#ifndef _TEGRA20_COMMON_H_
9#define _TEGRA20_COMMON_H_
10#include "tegra-common.h"
11
Thierry Reding0d79f4f2013-07-18 12:13:40 -070012/* Cortex-A9 uses a cache line size of 32 bytes */
13#define CONFIG_SYS_CACHELINE_SIZE 32
14
Tom Warrenf01b6312012-12-11 13:34:18 +000015/*
Stephen Warrenc44bb3a2013-02-26 12:28:28 +000016 * Errata configuration
17 */
Stephen Warren53612132013-03-04 13:29:41 +000018#define CONFIG_ARM_ERRATA_716044
Stephen Warrenc44bb3a2013-02-26 12:28:28 +000019#define CONFIG_ARM_ERRATA_742230
20#define CONFIG_ARM_ERRATA_751472
21
22/*
Tom Warrenf01b6312012-12-11 13:34:18 +000023 * NS16550 Configuration
24 */
25#define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
Simon Glass649d0ff2012-04-02 13:19:03 +000026
27/*
Tom Warrenefc05ae2011-01-27 10:58:07 +000028 * High Level Configuration Options
29 */
Tom Warrenf01b6312012-12-11 13:34:18 +000030#define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */
Tom Warrenefc05ae2011-01-27 10:58:07 +000031
Tom Warrenf01b6312012-12-11 13:34:18 +000032/* Environment information, boards can override if required */
33#define CONFIG_LOADADDR 0x00408000 /* def. location for kernel */
Anton staaf96d21232011-10-03 13:54:58 +000034
Tom Warrenf01b6312012-12-11 13:34:18 +000035/*
36 * Miscellaneous configurable options
37 */
38#define CONFIG_SYS_LOAD_ADDR 0x00A00800 /* default */
39#define CONFIG_STACKBASE 0x02800000 /* 40MB */
40
41/*-----------------------------------------------------------------------
42 * Physical Memory Map
43 */
44#define CONFIG_SYS_TEXT_BASE 0x0010E000
45
46/*
47 * Memory layout for where various images get loaded by boot scripts:
48 *
49 * scriptaddr can be pretty much anywhere that doesn't conflict with something
50 * else. Put it above BOOTMAPSZ to eliminate conflicts.
51 *
52 * kernel_addr_r must be within the first 128M of RAM in order for the
53 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
54 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
55 * should not overlap that area, or the kernel will have to copy itself
56 * somewhere else before decompression. Similarly, the address of any other
57 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
58 * this up to 16M allows for a sizable kernel to be decompressed below the
59 * compressed load address.
60 *
61 * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
62 * the compressed kernel to be up to 16M too.
63 *
64 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
65 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
66 */
67#define MEM_LAYOUT_ENV_SETTINGS \
68 "scriptaddr=0x10000000\0" \
69 "kernel_addr_r=0x01000000\0" \
70 "fdt_addr_r=0x02000000\0" \
71 "ramdisk_addr_r=0x02100000\0"
72
73/* Defines for SPL */
74#define CONFIG_SPL_TEXT_BASE 0x00108000
75#define CONFIG_SYS_SPL_MALLOC_START 0x00090000
76#define CONFIG_SPL_STACK 0x000ffffc
77
Simon Glassad166172012-10-17 13:24:56 +000078/* Align LCD to 1MB boundary */
79#define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
80
Tom Warren29f3e3f2012-09-04 17:00:24 -070081#ifdef CONFIG_TEGRA_LP0
Simon Glass649d0ff2012-04-02 13:19:03 +000082#define TEGRA_LP0_ADDR 0x1C406000
83#define TEGRA_LP0_SIZE 0x2000
84#define TEGRA_LP0_VEC \
Tom Warrenf01b6312012-12-11 13:34:18 +000085 "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
Marek Vasut51926d52012-09-23 17:41:25 +020086 "@" __stringify(TEGRA_LP0_ADDR) " "
Simon Glass649d0ff2012-04-02 13:19:03 +000087#else
88#define TEGRA_LP0_VEC
89#endif
90
Simon Glass02910912012-02-27 10:52:51 +000091/*
92 * This parameter affects a TXFILLTUNING field that controls how much data is
93 * sent to the latency fifo before it is sent to the wire. Without this
94 * parameter, the default (2) causes occasional Data Buffer Errors in OUT
95 * packets depending on the buffer address and size.
96 */
97#define CONFIG_USB_EHCI_TXFIFO_THRESH 10
98#define CONFIG_EHCI_IS_TDI
Simon Glass02910912012-02-27 10:52:51 +000099
Allen Martin00a27492012-08-31 08:30:00 +0000100/* Total I2C ports on Tegra20 */
Simon Glassc3600332012-02-03 15:13:59 +0000101#define TEGRA_I2C_NUM_CONTROLLERS 4
102
Simon Glass0dd84082012-07-29 20:53:30 +0000103#define CONFIG_SYS_NAND_SELF_INIT
Lucas Stacha833b952012-10-07 11:29:38 +0000104#define CONFIG_SYS_NAND_ONFI_DETECTION
Simon Glass0dd84082012-07-29 20:53:30 +0000105
Tom Warrenf01b6312012-12-11 13:34:18 +0000106#endif /* _TEGRA20_COMMON_H_ */