blob: 59638eb2aa3b7281f792756f1b3f72dec97261b3 [file] [log] [blame]
Kumar Galac916d7c2011-04-13 08:37:44 -05001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19#include <common.h>
20#include <phy.h>
21#include <fm_eth.h>
22#include <asm/io.h>
23#include <asm/immap_85xx.h>
24#include <asm/fsl_serdes.h>
25
26u32 port_to_devdisr[] = {
27 [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
28 [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
29 [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
30 [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
31 [FM1_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC1_5,
32 [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1,
33};
34
35static int is_device_disabled(enum fm_port port)
36{
37 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
38 u32 devdisr2 = in_be32(&gur->devdisr2);
39
40 return port_to_devdisr[port] & devdisr2;
41}
42
43phy_interface_t fman_port_enet_if(enum fm_port port)
44{
45 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
46 u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
47
48 if (is_device_disabled(port))
49 return PHY_INTERFACE_MODE_NONE;
50
51 if ((port == FM1_10GEC1) && (is_serdes_configured(XAUI_FM1)))
52 return PHY_INTERFACE_MODE_XGMII;
53
54 /* handle RGMII first */
55 if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
56 FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII))
57 return PHY_INTERFACE_MODE_RGMII;
58
59 if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
60 FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII))
61 return PHY_INTERFACE_MODE_MII;
62
63 if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
64 FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII))
65 return PHY_INTERFACE_MODE_RGMII;
66
67 if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
68 FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII))
69 return PHY_INTERFACE_MODE_MII;
70
71 switch (port) {
72 case FM1_DTSEC1:
73 case FM1_DTSEC2:
74 case FM1_DTSEC3:
75 case FM1_DTSEC4:
76 case FM1_DTSEC5:
77 if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
78 return PHY_INTERFACE_MODE_SGMII;
79 break;
80 default:
81 return PHY_INTERFACE_MODE_NONE;
82 }
83
84 return PHY_INTERFACE_MODE_NONE;
85}