blob: b27173cf03a8c51892db286233f61bb1d802c046 [file] [log] [blame]
Mike Frysingerd4d77302008-02-04 19:26:55 -05001/*
Mike Frysinger53ea1502010-05-05 02:38:34 -04002 * DO NOT EDIT THIS FILE
3 * This file is under version control at
4 * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
5 * and can be replaced with that version at any time
6 * DO NOT EDIT THIS FILE
Mike Frysingerd4d77302008-02-04 19:26:55 -05007 *
Mike Frysingerbc9c6422011-06-08 18:17:09 -04008 * Copyright 2004-2011 Analog Devices Inc.
Mike Frysinger53ea1502010-05-05 02:38:34 -04009 * Licensed under the ADI BSD license.
10 * https://docs.blackfin.uclinux.org/doku.php?id=adi_bsd
Mike Frysingerd4d77302008-02-04 19:26:55 -050011 */
12
Mike Frysinger51ee6e02009-04-04 08:22:36 -040013/* This file should be up to date with:
Mike Frysingerbc9c6422011-06-08 18:17:09 -040014 * - Revision S, 05/23/2011; ADSP-BF561 Blackfin Processor Anomaly List
Mike Frysingerd4d77302008-02-04 19:26:55 -050015 */
16
17#ifndef _MACH_ANOMALY_H_
18#define _MACH_ANOMALY_H_
19
20/* We do not support 0.1, 0.2, or 0.4 silicon - sorry */
21#if __SILICON_REVISION__ < 3 || __SILICON_REVISION__ == 4
22# error will not work on BF561 silicon version 0.0, 0.1, 0.2, or 0.4
23#endif
24
Mike Frysinger53ea1502010-05-05 02:38:34 -040025/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
Mike Frysingerd4d77302008-02-04 19:26:55 -050026#define ANOMALY_05000074 (1)
27/* UART Line Status Register (UART_LSR) Bits Are Not Updated at the Same Time */
28#define ANOMALY_05000099 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040029/* TESTSET Instructions Restricted to 32-Bit Aligned Memory Locations */
Mike Frysingerd4d77302008-02-04 19:26:55 -050030#define ANOMALY_05000120 (1)
31/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
32#define ANOMALY_05000122 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -040033/* SIGNBITS Instruction Not Functional under Certain Conditions */
Mike Frysingerd4d77302008-02-04 19:26:55 -050034#define ANOMALY_05000127 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -040035/* IMDMA S1/D1 Channel May Stall */
Mike Frysingerd4d77302008-02-04 19:26:55 -050036#define ANOMALY_05000149 (1)
Mike Frysingerd4d77302008-02-04 19:26:55 -050037/* Timers in PWM-Out Mode with PPI GP Receive (Input) Mode with 0 Frame Syncs */
38#define ANOMALY_05000156 (__SILICON_REVISION__ < 4)
Mike Frysinger53ea1502010-05-05 02:38:34 -040039/* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */
Mike Frysingerd4d77302008-02-04 19:26:55 -050040#define ANOMALY_05000166 (1)
Mike Frysinger51ee6e02009-04-04 08:22:36 -040041/* Turning SPORTs on while External Frame Sync Is Active May Corrupt Data */
Mike Frysingerd4d77302008-02-04 19:26:55 -050042#define ANOMALY_05000167 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -040043/* Undefined Behavior when Power-Up Sequence Is Issued to SDRAM during Auto-Refresh */
Mike Frysingerd4d77302008-02-04 19:26:55 -050044#define ANOMALY_05000168 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040045/* DATA CPLB Page Miss Can Result in Lost Write-Through Data Cache Writes */
Mike Frysingerd4d77302008-02-04 19:26:55 -050046#define ANOMALY_05000169 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040047/* Boot-ROM Modifies SICA_IWRx Wakeup Registers */
Mike Frysingerd4d77302008-02-04 19:26:55 -050048#define ANOMALY_05000171 (__SILICON_REVISION__ < 5)
Mike Frysingerd4d77302008-02-04 19:26:55 -050049/* Cache Fill Buffer Data lost */
50#define ANOMALY_05000174 (__SILICON_REVISION__ < 5)
51/* Overlapping Sequencer and Memory Stalls */
52#define ANOMALY_05000175 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040053/* Overflow Bit Asserted when Multiplication of -1 by -1 Followed by Accumulator Saturation */
Mike Frysingerd4d77302008-02-04 19:26:55 -050054#define ANOMALY_05000176 (__SILICON_REVISION__ < 5)
55/* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */
56#define ANOMALY_05000179 (__SILICON_REVISION__ < 5)
57/* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */
58#define ANOMALY_05000180 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -040059/* Disabling the PPI Resets the PPI Configuration Registers */
Mike Frysingerd4d77302008-02-04 19:26:55 -050060#define ANOMALY_05000181 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040061/* Internal Memory DMA Does Not Operate at Full Speed */
Mike Frysingerd4d77302008-02-04 19:26:55 -050062#define ANOMALY_05000182 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -040063/* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */
Mike Frysingerd4d77302008-02-04 19:26:55 -050064#define ANOMALY_05000184 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040065/* Early PPI Transmit when FS1 Asserts before FS2 in TX Mode with 2 External Frame Syncs */
Mike Frysingerd4d77302008-02-04 19:26:55 -050066#define ANOMALY_05000185 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040067/* Upper PPI Pins Driven when PPI Packing Enabled and Data Length >8 Bits */
Mike Frysingerd4d77302008-02-04 19:26:55 -050068#define ANOMALY_05000186 (__SILICON_REVISION__ < 5)
69/* IMDMA Corrupted Data after a Halt */
70#define ANOMALY_05000187 (1)
71/* IMDMA Restrictions on Descriptor and Buffer Placement in Memory */
72#define ANOMALY_05000188 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040073/* False Protection Exceptions when Speculative Fetch Is Cancelled */
Mike Frysingerd4d77302008-02-04 19:26:55 -050074#define ANOMALY_05000189 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040075/* PPI Not Functional at Core Voltage < 1Volt */
Mike Frysingerd4d77302008-02-04 19:26:55 -050076#define ANOMALY_05000190 (1)
Mike Frysingerd4d77302008-02-04 19:26:55 -050077/* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */
78#define ANOMALY_05000193 (__SILICON_REVISION__ < 5)
79/* Restarting SPORT in Specific Modes May Cause Data Corruption */
80#define ANOMALY_05000194 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040081/* Failing MMR Accesses when Preceding Memory Read Stalls */
Mike Frysingerd4d77302008-02-04 19:26:55 -050082#define ANOMALY_05000198 (__SILICON_REVISION__ < 5)
83/* Current DMA Address Shows Wrong Value During Carry Fix */
84#define ANOMALY_05000199 (__SILICON_REVISION__ < 5)
85/* SPORT TFS and DT Are Incorrectly Driven During Inactive Channels in Certain Conditions */
86#define ANOMALY_05000200 (__SILICON_REVISION__ < 5)
87/* Possible Infinite Stall with Specific Dual-DAG Situation */
88#define ANOMALY_05000202 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040089/* Incorrect Data Read with Writethrough "Allocate Cache Lines on Reads Only" Cache Mode */
Mike Frysingerd4d77302008-02-04 19:26:55 -050090#define ANOMALY_05000204 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -040091/* Specific Sequence that Can Cause DMA Error or DMA Stopping */
Mike Frysingerd4d77302008-02-04 19:26:55 -050092#define ANOMALY_05000205 (__SILICON_REVISION__ < 5)
93/* Recovery from "Brown-Out" Condition */
94#define ANOMALY_05000207 (__SILICON_REVISION__ < 5)
95/* VSTAT Status Bit in PLL_STAT Register Is Not Functional */
96#define ANOMALY_05000208 (1)
97/* Speed Path in Computational Unit Affects Certain Instructions */
98#define ANOMALY_05000209 (__SILICON_REVISION__ < 5)
99/* UART TX Interrupt Masked Erroneously */
100#define ANOMALY_05000215 (__SILICON_REVISION__ < 5)
101/* NMI Event at Boot Time Results in Unpredictable State */
102#define ANOMALY_05000219 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400103/* Data Corruption/Core Hang with L2/L3 Configured in Writeback Cache Mode */
104#define ANOMALY_05000220 (__SILICON_REVISION__ < 4)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500105/* Incorrect Pulse-Width of UART Start Bit */
106#define ANOMALY_05000225 (__SILICON_REVISION__ < 5)
107/* Scratchpad Memory Bank Reads May Return Incorrect Data */
108#define ANOMALY_05000227 (__SILICON_REVISION__ < 5)
109/* UART Receiver is Less Robust Against Baudrate Differences in Certain Conditions */
110#define ANOMALY_05000230 (__SILICON_REVISION__ < 5)
111/* UART STB Bit Incorrectly Affects Receiver Setting */
112#define ANOMALY_05000231 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400113/* SPORT Data Transmit Lines Are Incorrectly Driven in Multichannel Mode */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500114#define ANOMALY_05000232 (__SILICON_REVISION__ < 5)
115/* DF Bit in PLL_CTL Register Does Not Respond to Hardware Reset */
116#define ANOMALY_05000242 (__SILICON_REVISION__ < 5)
117/* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */
118#define ANOMALY_05000244 (__SILICON_REVISION__ < 5)
Mike Frysinger51ee6e02009-04-04 08:22:36 -0400119/* False Hardware Error from an Access in the Shadow of a Conditional Branch */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500120#define ANOMALY_05000245 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400121/* TESTSET Operation Forces Stall on the Other Core */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500122#define ANOMALY_05000248 (__SILICON_REVISION__ < 5)
123/* Incorrect Bit Shift of Data Word in Multichannel (TDM) Mode in Certain Conditions */
124#define ANOMALY_05000250 (__SILICON_REVISION__ > 2 && __SILICON_REVISION__ < 5)
125/* Exception Not Generated for MMR Accesses in Reserved Region */
126#define ANOMALY_05000251 (__SILICON_REVISION__ < 5)
127/* Maximum External Clock Speed for Timers */
128#define ANOMALY_05000253 (__SILICON_REVISION__ < 5)
129/* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
130#define ANOMALY_05000254 (__SILICON_REVISION__ > 3)
131/* Interrupt/Exception During Short Hardware Loop May Cause Bad Instruction Fetches */
132#define ANOMALY_05000257 (__SILICON_REVISION__ < 5)
133/* Instruction Cache Is Corrupted When Bits 9 and 12 of the ICPLB Data Registers Differ */
134#define ANOMALY_05000258 (__SILICON_REVISION__ < 5)
135/* ICPLB_STATUS MMR Register May Be Corrupted */
136#define ANOMALY_05000260 (__SILICON_REVISION__ < 5)
137/* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */
138#define ANOMALY_05000261 (__SILICON_REVISION__ < 5)
139/* Stores To Data Cache May Be Lost */
140#define ANOMALY_05000262 (__SILICON_REVISION__ < 5)
141/* Hardware Loop Corrupted When Taking an ICPLB Exception */
142#define ANOMALY_05000263 (__SILICON_REVISION__ < 5)
143/* CSYNC/SSYNC/IDLE Causes Infinite Stall in Penultimate Instruction in Hardware Loop */
144#define ANOMALY_05000264 (__SILICON_REVISION__ < 5)
145/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
146#define ANOMALY_05000265 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400147/* IMDMA Destination IRQ Status Must Be Read Prior to Using IMDMA */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500148#define ANOMALY_05000266 (__SILICON_REVISION__ > 3)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400149/* IMDMA May Corrupt Data under Certain Conditions */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500150#define ANOMALY_05000267 (1)
151/* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Increase */
152#define ANOMALY_05000269 (1)
153/* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */
154#define ANOMALY_05000270 (1)
155/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
156#define ANOMALY_05000272 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400157/* Data Cache Write Back to External Synchronous Memory May Be Lost */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500158#define ANOMALY_05000274 (1)
159/* PPI Timing and Sampling Information Updates */
160#define ANOMALY_05000275 (__SILICON_REVISION__ > 2)
161/* Timing Requirements Change for External Frame Sync PPI Modes with Non-Zero PPI_DELAY */
162#define ANOMALY_05000276 (__SILICON_REVISION__ < 5)
Mike Frysinger51ee6e02009-04-04 08:22:36 -0400163/* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400164#define ANOMALY_05000277 (__SILICON_REVISION__ < 5)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500165/* Disabling Peripherals with DMA Running May Cause DMA System Instability */
166#define ANOMALY_05000278 (__SILICON_REVISION__ < 5)
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400167/* False Hardware Error when ISR Context Is Not Restored */
Mike Frysinger53ea1502010-05-05 02:38:34 -0400168/* Temporarily walk around for bug 5423 till this issue is confirmed by
169 * official anomaly document. It looks 05000281 still exists on bf561
170 * v0.5.
171 */
172#define ANOMALY_05000281 (__SILICON_REVISION__ <= 5)
173/* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500174#define ANOMALY_05000283 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400175/* Reads Will Receive Incorrect Data under Certain Conditions */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500176#define ANOMALY_05000287 (__SILICON_REVISION__ < 5)
177/* SPORTs May Receive Bad Data If FIFOs Fill Up */
178#define ANOMALY_05000288 (__SILICON_REVISION__ < 5)
179/* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */
180#define ANOMALY_05000301 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400181/* SSYNCs after Writes to DMA MMR Registers May Not Be Handled Correctly */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500182#define ANOMALY_05000302 (1)
Mike Frysingera9d67772009-02-18 12:51:31 -0500183/* SPORT_HYS Bit in PLL_CTL Register Is Not Functional */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500184#define ANOMALY_05000305 (__SILICON_REVISION__ < 5)
185/* SCKELOW Bit Does Not Maintain State Through Hibernate */
186#define ANOMALY_05000307 (__SILICON_REVISION__ < 5)
187/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
188#define ANOMALY_05000310 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400189/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500190#define ANOMALY_05000312 (1)
Mike Frysinger51ee6e02009-04-04 08:22:36 -0400191/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500192#define ANOMALY_05000313 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400193/* Killed System MMR Write Completes Erroneously on Next System MMR Access */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500194#define ANOMALY_05000315 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400195/* PF2 Output Remains Asserted after SPI Master Boot */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500196#define ANOMALY_05000320 (__SILICON_REVISION__ > 3)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400197/* Erroneous GPIO Flag Pin Operations under Specific Sequences */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500198#define ANOMALY_05000323 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400199/* SPORT Secondary Receive Channel Not Functional when Word Length >16 Bits */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500200#define ANOMALY_05000326 (__SILICON_REVISION__ > 3)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400201/* 24-Bit SPI Boot Mode Is Not Functional */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500202#define ANOMALY_05000331 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400203/* Slave SPI Boot Mode Is Not Functional */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500204#define ANOMALY_05000332 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400205/* Flag Data Register Writes One SCLK Cycle after Edge Is Detected May Clear Interrupt Status */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500206#define ANOMALY_05000333 (__SILICON_REVISION__ < 5)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400207/* ALT_TIMING Bit in PLL_CTL Register Is Not Functional */
Mike Frysingerd4d77302008-02-04 19:26:55 -0500208#define ANOMALY_05000339 (__SILICON_REVISION__ < 5)
209/* Memory DMA FIFO Causes Throughput Degradation on Writes to External Memory */
210#define ANOMALY_05000343 (__SILICON_REVISION__ < 5)
211/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
212#define ANOMALY_05000357 (1)
213/* Conflicting Column Address Widths Causes SDRAM Errors */
214#define ANOMALY_05000362 (1)
Mike Frysinger0656ef22008-08-07 13:09:50 -0400215/* UART Break Signal Issues */
216#define ANOMALY_05000363 (__SILICON_REVISION__ < 5)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500217/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
218#define ANOMALY_05000366 (1)
219/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
220#define ANOMALY_05000371 (1)
Mike Frysinger0656ef22008-08-07 13:09:50 -0400221/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
222#define ANOMALY_05000403 (1)
Mike Frysinger47832cd2008-10-06 03:45:55 -0400223/* TESTSET Instruction Causes Data Corruption with Writeback Data Cache Enabled */
224#define ANOMALY_05000412 (1)
225/* Speculative Fetches Can Cause Undesired External FIFO Operations */
226#define ANOMALY_05000416 (1)
227/* Multichannel SPORT Channel Misalignment Under Specific Configuration */
228#define ANOMALY_05000425 (1)
229/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
230#define ANOMALY_05000426 (1)
231/* Lost/Corrupted L2/L3 Memory Write after Speculative L2 Memory Read by Core B */
232#define ANOMALY_05000428 (__SILICON_REVISION__ > 3)
233/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
234#define ANOMALY_05000443 (1)
Mike Frysingere5d89842010-10-14 14:22:02 -0400235/* SCKELOW Feature Is Not Functional */
236#define ANOMALY_05000458 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400237/* False Hardware Error when RETI Points to Invalid Memory */
238#define ANOMALY_05000461 (1)
Mike Frysingere5d89842010-10-14 14:22:02 -0400239/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
240#define ANOMALY_05000462 (1)
241/* Boot Failure When SDRAM Control Signals Toggle Coming Out Of Reset */
242#define ANOMALY_05000471 (1)
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400243/* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
Mike Frysinger53ea1502010-05-05 02:38:34 -0400244#define ANOMALY_05000473 (1)
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400245/* Possible Lockup Condition when Modifying PLL from External Memory */
Mike Frysingere5d89842010-10-14 14:22:02 -0400246#define ANOMALY_05000475 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400247/* TESTSET Instruction Cannot Be Interrupted */
248#define ANOMALY_05000477 (1)
249/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
250#define ANOMALY_05000481 (1)
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400251/* PLL May Latch Incorrect Values Coming Out of Reset */
252#define ANOMALY_05000489 (1)
253/* Instruction Memory Stalls Can Cause IFLUSH to Fail */
Mike Frysinger53ea1502010-05-05 02:38:34 -0400254#define ANOMALY_05000491 (1)
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400255/* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
256#define ANOMALY_05000494 (1)
257/* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
258#define ANOMALY_05000501 (1)
259
260/*
261 * These anomalies have been "phased" out of analog.com anomaly sheets and are
262 * here to show running on older silicon just isn't feasible.
263 */
264
265/* Trace Buffers May Contain Errors in Emulation Mode and/or Exception, NMI, Reset Handlers */
266#define ANOMALY_05000116 (__SILICON_REVISION__ < 3)
267/* Erroneous Exception when Enabling Cache */
268#define ANOMALY_05000125 (__SILICON_REVISION__ < 3)
269/* Two bits in the Watchpoint Status Register (WPSTAT) are swapped */
270#define ANOMALY_05000134 (__SILICON_REVISION__ < 3)
271/* Enable wires from the Data Watchpoint Address Control Register (WPDACTL) are swapped */
272#define ANOMALY_05000135 (__SILICON_REVISION__ < 3)
273/* Stall in multi-unit DMA operations */
274#define ANOMALY_05000136 (__SILICON_REVISION__ < 3)
275/* Allowing the SPORT RX FIFO to fill will cause an overflow */
276#define ANOMALY_05000140 (__SILICON_REVISION__ < 3)
277/* Infinite Stall may occur with a particular sequence of consecutive dual dag events */
278#define ANOMALY_05000141 (__SILICON_REVISION__ < 3)
279/* Interrupts may be lost when a programmable input flag is configured to be edge sensitive */
280#define ANOMALY_05000142 (__SILICON_REVISION__ < 3)
281/* DMA and TESTSET conflict when both are accessing external memory */
282#define ANOMALY_05000144 (__SILICON_REVISION__ < 3)
283/* In PWM_OUT mode, you must enable the PPI block to generate a waveform from PPI_CLK */
284#define ANOMALY_05000145 (__SILICON_REVISION__ < 3)
285/* MDMA may lose the first few words of a descriptor chain */
286#define ANOMALY_05000146 (__SILICON_REVISION__ < 3)
287/* Source MDMA descriptor may stop with a DMA Error near beginning of descriptor fetch */
288#define ANOMALY_05000147 (__SILICON_REVISION__ < 3)
289/* DMA engine may lose data due to incorrect handshaking */
290#define ANOMALY_05000150 (__SILICON_REVISION__ < 3)
291/* DMA stalls when all three controllers read data from the same source */
292#define ANOMALY_05000151 (__SILICON_REVISION__ < 3)
293/* Execution stall when executing in L2 and doing external accesses */
294#define ANOMALY_05000152 (__SILICON_REVISION__ < 3)
295/* Frame Delay in SPORT Multichannel Mode */
296#define ANOMALY_05000153 (__SILICON_REVISION__ < 3)
297/* SPORT TFS signal stays active in multichannel mode outside of valid channels */
298#define ANOMALY_05000154 (__SILICON_REVISION__ < 3)
299/* Killed 32-Bit MMR Write Leads to Next System MMR Access Thinking It Should Be 32-Bit */
300#define ANOMALY_05000157 (__SILICON_REVISION__ < 3)
301/* DMA Lock-up at CCLK to SCLK ratios of 4:1, 2:1, or 1:1 */
302#define ANOMALY_05000159 (__SILICON_REVISION__ < 3)
303/* A read from external memory may return a wrong value with data cache enabled */
304#define ANOMALY_05000160 (__SILICON_REVISION__ < 3)
305/* Data Cache Fill data can be corrupted after/during Instruction DMA if certain core stalls exist */
306#define ANOMALY_05000161 (__SILICON_REVISION__ < 3)
307/* DMEM_CONTROL<12> is not set on Reset */
308#define ANOMALY_05000162 (__SILICON_REVISION__ < 3)
309/* SPORT Transmit Data Is Not Gated by External Frame Sync in Certain Conditions */
310#define ANOMALY_05000163 (__SILICON_REVISION__ < 3)
311/* DSPID register values incorrect */
312#define ANOMALY_05000172 (__SILICON_REVISION__ < 3)
313/* DMA vs Core accesses to external memory */
314#define ANOMALY_05000173 (__SILICON_REVISION__ < 3)
315/* PPI does not invert the Driving PPICLK edge in Transmit Modes */
316#define ANOMALY_05000191 (__SILICON_REVISION__ < 3)
317/* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */
318#define ANOMALY_05000402 (__SILICON_REVISION__ == 4)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500319
320/* Anomalies that don't exist on this proc */
Mike Frysinger53ea1502010-05-05 02:38:34 -0400321#define ANOMALY_05000119 (0)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500322#define ANOMALY_05000158 (0)
323#define ANOMALY_05000183 (0)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400324#define ANOMALY_05000233 (0)
325#define ANOMALY_05000234 (0)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500326#define ANOMALY_05000273 (0)
327#define ANOMALY_05000311 (0)
Mike Frysinger0656ef22008-08-07 13:09:50 -0400328#define ANOMALY_05000353 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400329#define ANOMALY_05000364 (0)
Mike Frysingera9d67772009-02-18 12:51:31 -0500330#define ANOMALY_05000380 (0)
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400331#define ANOMALY_05000383 (0)
Mike Frysinger47832cd2008-10-06 03:45:55 -0400332#define ANOMALY_05000386 (1)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400333#define ANOMALY_05000389 (0)
334#define ANOMALY_05000400 (0)
Mike Frysinger51ee6e02009-04-04 08:22:36 -0400335#define ANOMALY_05000430 (0)
Mike Frysinger47832cd2008-10-06 03:45:55 -0400336#define ANOMALY_05000432 (0)
337#define ANOMALY_05000435 (0)
Mike Frysingere5d89842010-10-14 14:22:02 -0400338#define ANOMALY_05000440 (0)
Mike Frysingera9d67772009-02-18 12:51:31 -0500339#define ANOMALY_05000447 (0)
340#define ANOMALY_05000448 (0)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400341#define ANOMALY_05000456 (0)
342#define ANOMALY_05000450 (0)
343#define ANOMALY_05000465 (0)
344#define ANOMALY_05000467 (0)
345#define ANOMALY_05000474 (0)
Mike Frysingerbc9c6422011-06-08 18:17:09 -0400346#define ANOMALY_05000480 (0)
Mike Frysinger53ea1502010-05-05 02:38:34 -0400347#define ANOMALY_05000485 (0)
Mike Frysingerd4d77302008-02-04 19:26:55 -0500348
349#endif