blob: 29ef5411a9074654807583dce96e6f6fa2bd730f [file] [log] [blame]
Stefano Babicf8f8acd2010-07-06 19:32:09 +02001/*
2 * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * (C) Copyright 2009 Freescale Semiconductor, Inc.
5 *
6 * Configuration settings for the MX51-3Stack Freescale board.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
Stefano Babicf8f8acd2010-07-06 19:32:09 +020027
28#define CONFIG_MX51 /* in a mx51 */
Fabio Estevamc02d8282011-05-10 08:13:56 +000029#define CONFIG_SYS_TEXT_BASE 0x97800000
Stefano Babicf8f8acd2010-07-06 19:32:09 +020030
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000031#include <asm/arch/imx-regs.h>
32
Jason Liuff9f4752010-10-18 11:09:26 +080033#define CONFIG_SYS_MX5_HCLK 24000000
34#define CONFIG_SYS_MX5_CLK32 32768
Stefano Babicf8f8acd2010-07-06 19:32:09 +020035#define CONFIG_DISPLAY_CPUINFO
36#define CONFIG_DISPLAY_BOARDINFO
37
38#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
39#define CONFIG_REVISION_TAG
40#define CONFIG_SETUP_MEMORY_TAGS
41#define CONFIG_INITRD_TAG
Helmut Raiger9660e442011-10-20 04:19:47 +000042#define CONFIG_BOARD_LATE_INIT
Stefano Babicf8f8acd2010-07-06 19:32:09 +020043
Stefano Babic1cf820f2011-10-27 14:30:27 +020044#ifndef MACH_TYPE_TTC_VISION2
45#define MACH_TYPE_TTC_VISION2 2775
46#endif
Fabio Estevamdb545e42011-09-23 02:50:51 +000047#define CONFIG_MACH_TYPE MACH_TYPE_TTC_VISION2
48
Stefano Babicf8f8acd2010-07-06 19:32:09 +020049/*
50 * Size of malloc() pool
51 */
Stefano Babice9934f02011-09-28 11:21:15 +020052#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Stefano Babicf8f8acd2010-07-06 19:32:09 +020053
Stefano Babicf8f8acd2010-07-06 19:32:09 +020054/*
55 * Hardware drivers
56 */
57#define CONFIG_MXC_UART
58#define CONFIG_SYS_MX51_UART3
59#define CONFIG_MXC_GPIO
60#define CONFIG_MXC_SPI
61#define CONFIG_HW_WATCHDOG
62
63 /*
64 * SPI Configs
65 * */
66#define CONFIG_FSL_SF
67#define CONFIG_CMD_SF
68
69#define CONFIG_SPI_FLASH
70#define CONFIG_SPI_FLASH_STMICRO
71
72/*
73 * Use gpio 4 pin 25 as chip select for SPI flash
74 * This corresponds to gpio 121
75 */
76#define CONFIG_SPI_FLASH_CS (1 | (121 << 8))
77#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
78#define CONFIG_SF_DEFAULT_SPEED 25000000
79
80#define CONFIG_ENV_SPI_CS (1 | (121 << 8))
81#define CONFIG_ENV_SPI_BUS 0
82#define CONFIG_ENV_SPI_MAX_HZ 25000000
83#define CONFIG_ENV_SPI_MODE SPI_MODE_0
84
85#define CONFIG_ENV_OFFSET (6 * 64 * 1024)
86#define CONFIG_ENV_SECT_SIZE (1 * 64 * 1024)
87#define CONFIG_ENV_SIZE (4 * 1024)
88
89#define CONFIG_FSL_ENV_IN_SF
90#define CONFIG_ENV_IS_IN_SPI_FLASH
91
92/* PMIC Controller */
Stefano Babicbac395e2011-10-02 12:58:03 +020093#define CONFIG_PMIC
94#define CONFIG_PMIC_SPI
95#define CONFIG_PMIC_FSL
Stefano Babicf8f8acd2010-07-06 19:32:09 +020096#define CONFIG_FSL_PMIC_BUS 0
97#define CONFIG_FSL_PMIC_CS 0
98#define CONFIG_FSL_PMIC_CLK 2500000
99#define CONFIG_FSL_PMIC_MODE SPI_MODE_0
Stefano Babicbac395e2011-10-02 12:58:03 +0200100#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +0000101#define CONFIG_RTC_MC13XXX
Stefano Babicf8f8acd2010-07-06 19:32:09 +0200102
103/*
104 * MMC Configs
105 */
106#define CONFIG_FSL_ESDHC
107#ifdef CONFIG_FSL_ESDHC
108#define CONFIG_SYS_FSL_ESDHC_ADDR (0x70004000)
109#define CONFIG_SYS_FSL_ESDHC_NUM 1
110
111#define CONFIG_MMC
112
113#define CONFIG_CMD_MMC
114#define CONFIG_GENERIC_MMC
115#define CONFIG_CMD_FAT
116#define CONFIG_DOS_PARTITION
117#endif
118
119#define CONFIG_CMD_DATE
120
121/*
122 * Eth Configs
123 */
124#define CONFIG_HAS_ETH1
Stefano Babicf8f8acd2010-07-06 19:32:09 +0200125#define CONFIG_MII
126#define CONFIG_DISCOVER_PHY
127
128#define CONFIG_FEC_MXC
129#define IMX_FEC_BASE FEC_BASE_ADDR
130#define CONFIG_FEC_MXC_PHYADDR 0x1F
131
132#define CONFIG_CMD_PING
133#define CONFIG_CMD_MII
134#define CONFIG_CMD_NET
135
136/* allow to overwrite serial and ethaddr */
137#define CONFIG_ENV_OVERWRITE
138#define CONFIG_CONS_INDEX 3
139#define CONFIG_BAUDRATE 115200
140#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
141
142/***********************************************************
143 * Command definition
144 ***********************************************************/
145
146#include <config_cmd_default.h>
147
148#define CONFIG_CMD_SPI
149#undef CONFIG_CMD_IMLS
150
151#define CONFIG_BOOTDELAY 3
152
153#define CONFIG_LOADADDR 0x90800000 /* loadaddr env var */
154
155#define CONFIG_EXTRA_ENV_SETTINGS \
156 "netdev=eth0\0" \
157 "loadaddr=0x90800000\0"
158
159/*
160 * Miscellaneous configurable options
161 */
162#define CONFIG_SYS_LONGHELP
163#define CONFIG_SYS_PROMPT "Vision II U-boot > "
164#define CONFIG_AUTO_COMPLETE
165#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
166
167/* Print Buffer Size */
168#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
169 sizeof(CONFIG_SYS_PROMPT) + 16)
170#define CONFIG_SYS_MAXARGS 64 /* max number of command args */
171#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
172
173#define CONFIG_SYS_MEMTEST_START 0x90000000
174#define CONFIG_SYS_MEMTEST_END 0x10000
175
176#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
177
178#define CONFIG_SYS_HZ 1000
179#define CONFIG_CMDLINE_EDITING
180#define CONFIG_SYS_HUSH_PARSER
181#define CONFIG_SYS_PROMPT_HUSH_PS2 "Vision II U-boot > "
182
183/*
184 * Stack sizes
185 */
186#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
187
188/*
189 * Physical Memory Map
190 */
191#define CONFIG_NR_DRAM_BANKS 2
192#define PHYS_SDRAM_1 CSD0_BASE_ADDR
193#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
194#define PHYS_SDRAM_2 CSD1_BASE_ADDR
195#define PHYS_SDRAM_2_SIZE (256 * 1024 * 1024)
Stefano Babic43883dc2011-01-21 17:39:03 +0100196#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
197#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
198#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Stefano Babicf8f8acd2010-07-06 19:32:09 +0200199
Stefano Babic43883dc2011-01-21 17:39:03 +0100200#define CONFIG_SYS_INIT_SP_OFFSET \
201 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
202#define CONFIG_SYS_INIT_SP_ADDR \
203 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
204
Stefano Babicf8f8acd2010-07-06 19:32:09 +0200205#define CONFIG_BOARD_EARLY_INIT_F
206
207/* 166 MHz DDR RAM */
208#define CONFIG_SYS_DDR_CLKSEL 0
209#define CONFIG_SYS_CLKTL_CBCDR 0x19239100
210
211#define CONFIG_SYS_NO_FLASH
212
Stefano Babica0152c42010-10-21 10:34:39 +0200213/*
214 * Framebuffer and LCD
215 */
216#define CONFIG_PREBOOT
Stefano Babice9934f02011-09-28 11:21:15 +0200217#define CONFIG_VIDEO
Stefano Babica0152c42010-10-21 10:34:39 +0200218#define CONFIG_VIDEO_MX5
Stefano Babice9934f02011-09-28 11:21:15 +0200219#define CONFIG_CFB_CONSOLE
220#define CONFIG_VGA_AS_SINGLE_DEVICE
221#define CONFIG_VIDEO_BMP_RLE8
Stefano Babica0152c42010-10-21 10:34:39 +0200222#define CONFIG_SPLASH_SCREEN
223#define CONFIG_CMD_BMP
224#define CONFIG_BMP_16BPP
225
Stefano Babicf8f8acd2010-07-06 19:32:09 +0200226#endif /* __CONFIG_H */