blob: 3edc35eb210f4c24e03425a9a764904858fa1ee3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shaohui Xief7c38cf2014-12-30 18:32:04 +08002/*
3 * Aquantia PHY drivers
4 *
Shaohui Xief7c38cf2014-12-30 18:32:04 +08005 * Copyright 2014 Freescale Semiconductor, Inc.
Valentin-catalin Neacsuc54bfbf2018-10-30 09:54:46 +00006 * Copyright 2018 NXP
Shaohui Xief7c38cf2014-12-30 18:32:04 +08007 */
8#include <config.h>
9#include <common.h>
Calvin Johnson365108e2018-03-08 15:30:23 +053010#include <dm.h>
Shaohui Xief7c38cf2014-12-30 18:32:04 +080011#include <phy.h>
Philipp Tomsicha740ee92018-11-25 19:22:18 +010012#include <u-boot/crc.h>
Jeremy Gebben45064232018-09-18 15:49:36 -060013#include <malloc.h>
14#include <asm/byteorder.h>
15#include <fs.h>
Shaohui Xief7c38cf2014-12-30 18:32:04 +080016
Shaohui Xief7c38cf2014-12-30 18:32:04 +080017#define AQUNTIA_10G_CTL 0x20
18#define AQUNTIA_VENDOR_P1 0xc400
19
20#define AQUNTIA_SPEED_LSB_MASK 0x2000
21#define AQUNTIA_SPEED_MSB_MASK 0x40
22
Valentin-catalin Neacsuc54bfbf2018-10-30 09:54:46 +000023#define AQUANTIA_SYSTEM_INTERFACE_SR 0xe812
24#define AQUANTIA_VENDOR_PROVISIONING_REG 0xC441
25
26#define AQUANTIA_USX_AUTONEG_CONTROL_ENA 0x0008
27#define AQUANTIA_SI_IN_USE_MASK 0x0078
28#define AQUANTIA_SI_USXGMII 0x0018
29
Jeremy Gebben45064232018-09-18 15:49:36 -060030/* registers in MDIO_MMD_VEND1 region */
31#define GLOBAL_FIRMWARE_ID 0x20
32#define GLOBAL_FAULT 0xc850
33#define GLOBAL_RSTATUS_1 0xc885
34
35#define GLOBAL_STANDARD_CONTROL 0x0
36#define SOFT_RESET BIT(15)
37#define LOW_POWER BIT(11)
38
39#define MAILBOX_CONTROL 0x0200
40#define MAILBOX_EXECUTE BIT(15)
41#define MAILBOX_WRITE BIT(14)
42#define MAILBOX_RESET_CRC BIT(12)
43#define MAILBOX_BUSY BIT(8)
44
45#define MAILBOX_CRC 0x0201
46
47#define MAILBOX_ADDR_MSW 0x0202
48#define MAILBOX_ADDR_LSW 0x0203
49
50#define MAILBOX_DATA_MSW 0x0204
51#define MAILBOX_DATA_LSW 0x0205
52
53#define UP_CONTROL 0xc001
54#define UP_RESET BIT(15)
55#define UP_RUN_STALL_OVERRIDE BIT(6)
56#define UP_RUN_STALL BIT(0)
57
58/* addresses of memory segments in the phy */
59#define DRAM_BASE_ADDR 0x3FFE0000
60#define IRAM_BASE_ADDR 0x40000000
61
62/* firmware image format constants */
63#define VERSION_STRING_SIZE 0x40
64#define VERSION_STRING_OFFSET 0x0200
65#define HEADER_OFFSET 0x300
66
67#pragma pack(1)
68struct fw_header {
69 u8 padding[4];
70 u8 iram_offset[3];
71 u8 iram_size[3];
72 u8 dram_offset[3];
73 u8 dram_size[3];
74};
75
76#pragma pack()
77
78#if defined(CONFIG_PHY_AQUANTIA_UPLOAD_FW)
79static int aquantia_read_fw(u8 **fw_addr, size_t *fw_length)
80{
81 loff_t length, read;
82 int ret;
83 void *addr = NULL;
84
85 *fw_addr = NULL;
86 *fw_length = 0;
87 debug("Loading Acquantia microcode from %s %s\n",
88 CONFIG_PHY_AQUANTIA_FW_PART, CONFIG_PHY_AQUANTIA_FW_NAME);
89 ret = fs_set_blk_dev("mmc", CONFIG_PHY_AQUANTIA_FW_PART, FS_TYPE_ANY);
90 if (ret < 0)
91 goto cleanup;
92
93 ret = fs_size(CONFIG_PHY_AQUANTIA_FW_NAME, &length);
94 if (ret < 0)
95 goto cleanup;
96
97 addr = malloc(length);
98 if (!addr) {
99 ret = -ENOMEM;
100 goto cleanup;
101 }
102
103 ret = fs_set_blk_dev("mmc", CONFIG_PHY_AQUANTIA_FW_PART, FS_TYPE_ANY);
104 if (ret < 0)
105 goto cleanup;
106
107 ret = fs_read(CONFIG_PHY_AQUANTIA_FW_NAME, (ulong)addr, 0, length,
108 &read);
109 if (ret < 0)
110 goto cleanup;
111
112 *fw_addr = addr;
113 *fw_length = length;
114 debug("Found Acquantia microcode.\n");
115
116cleanup:
117 if (ret < 0) {
118 printf("loading firmware file %s %s failed with error %d\n",
119 CONFIG_PHY_AQUANTIA_FW_PART,
120 CONFIG_PHY_AQUANTIA_FW_NAME, ret);
121 free(addr);
122 }
123 return ret;
124}
125
126/* load data into the phy's memory */
127static int aquantia_load_memory(struct phy_device *phydev, u32 addr,
128 const u8 *data, size_t len)
129{
130 size_t pos;
131 u16 crc = 0, up_crc;
132
133 phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_CONTROL, MAILBOX_RESET_CRC);
134 phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_ADDR_MSW, addr >> 16);
135 phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_ADDR_LSW, addr & 0xfffc);
136
137 for (pos = 0; pos < len; pos += min(sizeof(u32), len - pos)) {
138 u32 word = 0;
139
140 memcpy(&word, &data[pos], min(sizeof(u32), len - pos));
141
142 phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_DATA_MSW,
143 (word >> 16));
144 phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_DATA_LSW,
145 word & 0xffff);
146
147 phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_CONTROL,
148 MAILBOX_EXECUTE | MAILBOX_WRITE);
149
150 /* keep a big endian CRC to match the phy processor */
151 word = cpu_to_be32(word);
152 crc = crc16_ccitt(crc, (u8 *)&word, sizeof(word));
153 }
154
155 up_crc = phy_read(phydev, MDIO_MMD_VEND1, MAILBOX_CRC);
156 if (crc != up_crc) {
157 printf("%s crc mismatch: calculated 0x%04hx phy 0x%04hx\n",
158 phydev->dev->name, crc, up_crc);
159 return -EINVAL;
160 }
161 return 0;
162}
163
164static u32 unpack_u24(const u8 *data)
165{
166 return (data[2] << 16) + (data[1] << 8) + data[0];
167}
168
169static int aquantia_upload_firmware(struct phy_device *phydev)
170{
171 int ret;
172 u8 *addr = NULL;
173 size_t fw_length = 0;
174 u16 calculated_crc, read_crc;
175 char version[VERSION_STRING_SIZE];
176 u32 primary_offset, iram_offset, iram_size, dram_offset, dram_size;
177 const struct fw_header *header;
178
179 ret = aquantia_read_fw(&addr, &fw_length);
180 if (ret != 0)
181 return ret;
182
183 read_crc = (addr[fw_length - 2] << 8) | addr[fw_length - 1];
184 calculated_crc = crc16_ccitt(0, addr, fw_length - 2);
185 if (read_crc != calculated_crc) {
186 printf("%s bad firmware crc: file 0x%04x calculated 0x%04x\n",
187 phydev->dev->name, read_crc, calculated_crc);
188 ret = -EINVAL;
189 goto done;
190 }
191
192 /* Find the DRAM and IRAM sections within the firmware file. */
193 primary_offset = ((addr[9] & 0xf) << 8 | addr[8]) << 12;
194
195 header = (struct fw_header *)&addr[primary_offset + HEADER_OFFSET];
196
197 iram_offset = primary_offset + unpack_u24(header->iram_offset);
198 iram_size = unpack_u24(header->iram_size);
199
200 dram_offset = primary_offset + unpack_u24(header->dram_offset);
201 dram_size = unpack_u24(header->dram_size);
202
203 debug("primary %d iram offset=%d size=%d dram offset=%d size=%d\n",
204 primary_offset, iram_offset, iram_size, dram_offset, dram_size);
205
206 strlcpy(version, (char *)&addr[dram_offset + VERSION_STRING_OFFSET],
207 VERSION_STRING_SIZE);
208 printf("%s loading firmare version '%s'\n", phydev->dev->name, version);
209
210 /* stall the microcprocessor */
211 phy_write(phydev, MDIO_MMD_VEND1, UP_CONTROL,
212 UP_RUN_STALL | UP_RUN_STALL_OVERRIDE);
213
214 debug("loading dram 0x%08x from offset=%d size=%d\n",
215 DRAM_BASE_ADDR, dram_offset, dram_size);
216 ret = aquantia_load_memory(phydev, DRAM_BASE_ADDR, &addr[dram_offset],
217 dram_size);
218 if (ret != 0)
219 goto done;
220
221 debug("loading iram 0x%08x from offset=%d size=%d\n",
222 IRAM_BASE_ADDR, iram_offset, iram_size);
223 ret = aquantia_load_memory(phydev, IRAM_BASE_ADDR, &addr[iram_offset],
224 iram_size);
225 if (ret != 0)
226 goto done;
227
228 /* make sure soft reset and low power mode are clear */
229 phy_write(phydev, MDIO_MMD_VEND1, GLOBAL_STANDARD_CONTROL, 0);
230
231 /* Release the microprocessor. UP_RESET must be held for 100 usec. */
232 phy_write(phydev, MDIO_MMD_VEND1, UP_CONTROL,
233 UP_RUN_STALL | UP_RUN_STALL_OVERRIDE | UP_RESET);
234
235 udelay(100);
236
237 phy_write(phydev, MDIO_MMD_VEND1, UP_CONTROL, UP_RUN_STALL_OVERRIDE);
238
239 printf("%s firmare loading done.\n", phydev->dev->name);
240done:
241 free(addr);
242 return ret;
243}
244#else
245static int aquantia_upload_firmware(struct phy_device *phydev)
246{
Jeremy Gebben30a2c8c2018-09-18 15:49:37 -0600247 printf("ERROR %s firmware loading disabled.\n", phydev->dev->name);
248 return -1;
Jeremy Gebben45064232018-09-18 15:49:36 -0600249}
250#endif
251
Shaohui Xief7c38cf2014-12-30 18:32:04 +0800252int aquantia_config(struct phy_device *phydev)
253{
Jeremy Gebben30a2c8c2018-09-18 15:49:37 -0600254 u32 val, id, rstatus, fault;
Jeremy Gebben45064232018-09-18 15:49:36 -0600255
Jeremy Gebben30a2c8c2018-09-18 15:49:37 -0600256 id = phy_read(phydev, MDIO_MMD_VEND1, GLOBAL_FIRMWARE_ID);
257 rstatus = phy_read(phydev, MDIO_MMD_VEND1, GLOBAL_RSTATUS_1);
258 fault = phy_read(phydev, MDIO_MMD_VEND1, GLOBAL_FAULT);
259
260 if (id != 0)
261 printf("%s running firmware version %X.%X.%X\n",
262 phydev->dev->name, (id >> 8), id & 0xff,
263 (rstatus >> 4) & 0xf);
264
265 if (fault != 0)
266 printf("%s fault 0x%04x detected\n", phydev->dev->name, fault);
267
268 if (id == 0 || fault != 0) {
269 int ret;
270
271 ret = aquantia_upload_firmware(phydev);
272 if (ret != 0)
273 return ret;
274 }
Jeremy Gebben45064232018-09-18 15:49:36 -0600275
276 val = phy_read(phydev, MDIO_MMD_PMAPMD, MII_BMCR);
Shaohui Xief7c38cf2014-12-30 18:32:04 +0800277
278 if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
279 /* 1000BASE-T mode */
280 phydev->advertising = SUPPORTED_1000baseT_Full;
281 phydev->supported = phydev->advertising;
282
283 val = (val & ~AQUNTIA_SPEED_LSB_MASK) | AQUNTIA_SPEED_MSB_MASK;
284 phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR, val);
285 } else if (phydev->interface == PHY_INTERFACE_MODE_XGMII) {
286 /* 10GBASE-T mode */
287 phydev->advertising = SUPPORTED_10000baseT_Full;
288 phydev->supported = phydev->advertising;
289
290 if (!(val & AQUNTIA_SPEED_LSB_MASK) ||
291 !(val & AQUNTIA_SPEED_MSB_MASK))
292 phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR,
293 AQUNTIA_SPEED_LSB_MASK |
294 AQUNTIA_SPEED_MSB_MASK);
Valentin-catalin Neacsuc54bfbf2018-10-30 09:54:46 +0000295
296 val = phy_read(phydev, MDIO_MMD_PHYXS,
297 AQUANTIA_SYSTEM_INTERFACE_SR);
298 /* If SI is USXGMII then start USXGMII autoneg */
299 if ((val & AQUANTIA_SI_IN_USE_MASK) == AQUANTIA_SI_USXGMII) {
300 phy_write(phydev, MDIO_MMD_PHYXS,
301 AQUANTIA_VENDOR_PROVISIONING_REG,
302 AQUANTIA_USX_AUTONEG_CONTROL_ENA);
303 }
304
Shaohui Xief7c38cf2014-12-30 18:32:04 +0800305 } else if (phydev->interface == PHY_INTERFACE_MODE_SGMII_2500) {
306 /* 2.5GBASE-T mode */
307 phydev->advertising = SUPPORTED_1000baseT_Full;
308 phydev->supported = phydev->advertising;
309
310 phy_write(phydev, MDIO_MMD_AN, AQUNTIA_10G_CTL, 1);
311 phy_write(phydev, MDIO_MMD_AN, AQUNTIA_VENDOR_P1, 0x9440);
312 } else if (phydev->interface == PHY_INTERFACE_MODE_MII) {
313 /* 100BASE-TX mode */
314 phydev->advertising = SUPPORTED_100baseT_Full;
315 phydev->supported = phydev->advertising;
316
317 val = (val & ~AQUNTIA_SPEED_MSB_MASK) | AQUNTIA_SPEED_LSB_MASK;
318 phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR, val);
319 }
320 return 0;
321}
322
323int aquantia_startup(struct phy_device *phydev)
324{
325 u32 reg, speed;
326 int i = 0;
327
328 phydev->duplex = DUPLEX_FULL;
329
330 /* if the AN is still in progress, wait till timeout. */
331 phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
332 reg = phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
333 if (!(reg & MDIO_AN_STAT1_COMPLETE)) {
334 printf("%s Waiting for PHY auto negotiation to complete",
335 phydev->dev->name);
336 do {
337 udelay(1000);
338 reg = phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
339 if ((i++ % 500) == 0)
340 printf(".");
341 } while (!(reg & MDIO_AN_STAT1_COMPLETE) &&
342 i < (4 * PHY_ANEG_TIMEOUT));
343
344 if (i > PHY_ANEG_TIMEOUT)
345 printf(" TIMEOUT !\n");
346 }
347
348 /* Read twice because link state is latched and a
349 * read moves the current state into the register */
350 phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
351 reg = phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
352 if (reg < 0 || !(reg & MDIO_STAT1_LSTATUS))
353 phydev->link = 0;
354 else
355 phydev->link = 1;
356
357 speed = phy_read(phydev, MDIO_MMD_PMAPMD, MII_BMCR);
358 if (speed & AQUNTIA_SPEED_MSB_MASK) {
359 if (speed & AQUNTIA_SPEED_LSB_MASK)
360 phydev->speed = SPEED_10000;
361 else
362 phydev->speed = SPEED_1000;
363 } else {
364 if (speed & AQUNTIA_SPEED_LSB_MASK)
365 phydev->speed = SPEED_100;
366 else
367 phydev->speed = SPEED_10;
368 }
369
370 return 0;
371}
372
373struct phy_driver aq1202_driver = {
374 .name = "Aquantia AQ1202",
375 .uid = 0x3a1b445,
376 .mask = 0xfffffff0,
377 .features = PHY_10G_FEATURES,
378 .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
379 MDIO_MMD_PHYXS | MDIO_MMD_AN |
380 MDIO_MMD_VEND1),
381 .config = &aquantia_config,
382 .startup = &aquantia_startup,
383 .shutdown = &gen10g_shutdown,
384};
385
386struct phy_driver aq2104_driver = {
387 .name = "Aquantia AQ2104",
388 .uid = 0x3a1b460,
389 .mask = 0xfffffff0,
390 .features = PHY_10G_FEATURES,
391 .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
392 MDIO_MMD_PHYXS | MDIO_MMD_AN |
393 MDIO_MMD_VEND1),
394 .config = &aquantia_config,
395 .startup = &aquantia_startup,
396 .shutdown = &gen10g_shutdown,
397};
398
399struct phy_driver aqr105_driver = {
400 .name = "Aquantia AQR105",
401 .uid = 0x3a1b4a2,
402 .mask = 0xfffffff0,
403 .features = PHY_10G_FEATURES,
404 .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
405 MDIO_MMD_PHYXS | MDIO_MMD_AN |
406 MDIO_MMD_VEND1),
407 .config = &aquantia_config,
408 .startup = &aquantia_startup,
409 .shutdown = &gen10g_shutdown,
410};
Shaohui Xief8642ba2015-11-10 19:16:33 +0800411
Mingkai Hu19c9dda2016-07-01 19:03:23 +0800412struct phy_driver aqr106_driver = {
413 .name = "Aquantia AQR106",
414 .uid = 0x3a1b4d0,
415 .mask = 0xfffffff0,
416 .features = PHY_10G_FEATURES,
417 .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
418 MDIO_MMD_PHYXS | MDIO_MMD_AN |
419 MDIO_MMD_VEND1),
420 .config = &aquantia_config,
421 .startup = &aquantia_startup,
422 .shutdown = &gen10g_shutdown,
423};
424
425struct phy_driver aqr107_driver = {
426 .name = "Aquantia AQR107",
427 .uid = 0x3a1b4e0,
428 .mask = 0xfffffff0,
429 .features = PHY_10G_FEATURES,
430 .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
431 MDIO_MMD_PHYXS | MDIO_MMD_AN |
432 MDIO_MMD_VEND1),
433 .config = &aquantia_config,
434 .startup = &aquantia_startup,
435 .shutdown = &gen10g_shutdown,
436};
437
Shaohui Xief8642ba2015-11-10 19:16:33 +0800438struct phy_driver aqr405_driver = {
439 .name = "Aquantia AQR405",
440 .uid = 0x3a1b4b2,
441 .mask = 0xfffffff0,
442 .features = PHY_10G_FEATURES,
443 .mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
444 MDIO_MMD_PHYXS | MDIO_MMD_AN |
445 MDIO_MMD_VEND1),
446 .config = &aquantia_config,
447 .startup = &aquantia_startup,
448 .shutdown = &gen10g_shutdown,
449};
450
Shaohui Xief7c38cf2014-12-30 18:32:04 +0800451int phy_aquantia_init(void)
452{
453 phy_register(&aq1202_driver);
454 phy_register(&aq2104_driver);
455 phy_register(&aqr105_driver);
Mingkai Hu19c9dda2016-07-01 19:03:23 +0800456 phy_register(&aqr106_driver);
457 phy_register(&aqr107_driver);
Shaohui Xief8642ba2015-11-10 19:16:33 +0800458 phy_register(&aqr405_driver);
Shaohui Xief7c38cf2014-12-30 18:32:04 +0800459
460 return 0;
461}