blob: b373452fc9845f93df1cd0fb0bfabc1f6fbcde33 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*------------------------------------------------------------------------
2 . smc91111.h - macros for the LAN91C111 Ethernet Driver
3 .
4 . (C) Copyright 2002
5 . Sysgo Real-Time Solutions, GmbH <www.elinos.com>
6 . Rolf Offermanns <rof@sysgo.de>
7 . Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
8 . Developed by Simple Network Magic Corporation (SNMC)
9 . Copyright (C) 1996 by Erik Stahlman (ES)
10 .
11 . This program is free software; you can redistribute it and/or modify
12 . it under the terms of the GNU General Public License as published by
13 . the Free Software Foundation; either version 2 of the License, or
14 . (at your option) any later version.
15 .
16 . This program is distributed in the hope that it will be useful,
17 . but WITHOUT ANY WARRANTY; without even the implied warranty of
18 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 . GNU General Public License for more details.
20 .
21 . You should have received a copy of the GNU General Public License
22 . along with this program; if not, write to the Free Software
23 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 .
25 . This file contains register information and access macros for
26 . the LAN91C111 single chip ethernet controller. It is a modified
27 . version of the smc9194.h file.
28 .
29 . Information contained in this file was obtained from the LAN91C111
30 . manual from SMC. To get a copy, if you really want one, you can find
31 . information under www.smsc.com.
32 .
33 . Authors
34 . Erik Stahlman ( erik@vt.edu )
35 . Daris A Nevil ( dnevil@snmc.com )
36 .
37 . History
38 . 03/16/01 Daris A Nevil Modified for use with LAN91C111 device
39 .
40 ---------------------------------------------------------------------------*/
41#ifndef _SMC91111_H_
42#define _SMC91111_H_
43
44#include <asm/types.h>
45#include <config.h>
46
47/*
48 * This function may be called by the board specific initialisation code
49 * in order to override the default mac address.
50 */
51
52void smc_set_mac_addr(const char *addr);
53
54
55/* I want some simple types */
56
57typedef unsigned char byte;
58typedef unsigned short word;
59typedef unsigned long int dword;
60
61/*
62 . DEBUGGING LEVELS
63 .
64 . 0 for normal operation
65 . 1 for slightly more details
66 . >2 for various levels of increasingly useless information
67 . 2 for interrupt tracking, status flags
68 . 3 for packet info
69 . 4 for complete packet dumps
70*/
71/*#define SMC_DEBUG 0 */
72
73/* Because of bank switching, the LAN91xxx uses only 16 I/O ports */
74
75#define SMC_IO_EXTENT 16
76
77#ifdef CONFIG_PXA250
78
79#define SMC_inl(r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))))
80#define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))))
81#define SMC_inb(p) ({ \
82 unsigned int __p = (unsigned int)(SMC_BASE_ADDRESS + (p)); \
wdenk487778b2003-06-06 11:20:01 +000083 unsigned int __v = *(volatile unsigned short *)((__p) & ~1); \
wdenkfe8c2802002-11-03 00:38:21 +000084 if (__p & 1) __v >>= 8; \
85 else __v &= 0xff; \
86 __v; })
87
88#define SMC_outl(d,r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))) = d)
89#define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))) = d)
90#define SMC_outb(d,r) ({ word __d = (byte)(d); \
91 word __w = SMC_inw((r)&~1); \
92 __w &= ((r)&1) ? 0x00FF : 0xFF00; \
93 __w |= ((r)&1) ? __d<<8 : __d; \
94 SMC_outw(__w,(r)&~1); \
95 })
96
97#define SMC_outsl(r,b,l) ({ int __i; \
98 dword *__b2; \
99 __b2 = (dword *) b; \
100 for (__i = 0; __i < l; __i++) { \
101 SMC_outl( *(__b2 + __i), r); \
102 } \
103 })
104
105#define SMC_outsw(r,b,l) ({ int __i; \
106 word *__b2; \
107 __b2 = (word *) b; \
108 for (__i = 0; __i < l; __i++) { \
109 SMC_outw( *(__b2 + __i), r); \
110 } \
111 })
112
113#define SMC_insl(r,b,l) ({ int __i ; \
114 dword *__b2; \
115 __b2 = (dword *) b; \
116 for (__i = 0; __i < l; __i++) { \
117 *(__b2 + __i) = SMC_inl(r); \
118 SMC_inl(0); \
119 }; \
120 })
121
122#define SMC_insw(r,b,l) ({ int __i ; \
123 word *__b2; \
124 __b2 = (word *) b; \
125 for (__i = 0; __i < l; __i++) { \
126 *(__b2 + __i) = SMC_inw(r); \
127 SMC_inw(0); \
128 }; \
129 })
130
131#define SMC_insb(r,b,l) ({ int __i ; \
132 byte *__b2; \
133 __b2 = (byte *) b; \
134 for (__i = 0; __i < l; __i++) { \
135 *(__b2 + __i) = SMC_inb(r); \
136 SMC_inb(0); \
137 }; \
138 })
139
140#else /* if not CONFIG_PXA250 */
141
wdenkc3c7f862004-06-09 14:47:54 +0000142#ifndef CONFIG_SMC_USE_IOFUNCS /* these macros don't work on some boards */
wdenkfe8c2802002-11-03 00:38:21 +0000143/*
144 * We have only 16 Bit PCMCIA access on Socket 0
145 */
146
wdenkaaf224a2004-03-14 15:20:55 +0000147#ifdef CONFIG_ADNPESC1
148#define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+((r)<<1))))
149#else
wdenkfe8c2802002-11-03 00:38:21 +0000150#define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))))
wdenkaaf224a2004-03-14 15:20:55 +0000151#endif
wdenkfe8c2802002-11-03 00:38:21 +0000152#define SMC_inb(r) (((r)&1) ? SMC_inw((r)&~1)>>8 : SMC_inw(r)&0xFF)
153
wdenkaaf224a2004-03-14 15:20:55 +0000154#ifdef CONFIG_ADNPESC1
155#define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+((r)<<1))) = d)
156#else
wdenkfe8c2802002-11-03 00:38:21 +0000157#define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))) = d)
wdenkaaf224a2004-03-14 15:20:55 +0000158#endif
wdenkfe8c2802002-11-03 00:38:21 +0000159#define SMC_outb(d,r) ({ word __d = (byte)(d); \
160 word __w = SMC_inw((r)&~1); \
161 __w &= ((r)&1) ? 0x00FF : 0xFF00; \
162 __w |= ((r)&1) ? __d<<8 : __d; \
163 SMC_outw(__w,(r)&~1); \
164 })
165#if 0
166#define SMC_outsw(r,b,l) outsw(SMC_BASE_ADDRESS+(r), (b), (l))
167#else
168#define SMC_outsw(r,b,l) ({ int __i; \
169 word *__b2; \
170 __b2 = (word *) b; \
171 for (__i = 0; __i < l; __i++) { \
172 SMC_outw( *(__b2 + __i), r); \
173 } \
174 })
175#endif
176
177#if 0
178#define SMC_insw(r,b,l) insw(SMC_BASE_ADDRESS+(r), (b), (l))
179#else
180#define SMC_insw(r,b,l) ({ int __i ; \
181 word *__b2; \
182 __b2 = (word *) b; \
183 for (__i = 0; __i < l; __i++) { \
184 *(__b2 + __i) = SMC_inw(r); \
185 SMC_inw(0); \
186 }; \
187 })
188#endif
189
wdenkc3c7f862004-06-09 14:47:54 +0000190#endif /* CONFIG_SMC_USE_IOFUNCS */
191
wdenka3ad8e22003-10-19 23:22:11 +0000192#if defined(CONFIG_SMC_USE_32_BIT)
193
194#define SMC_inl(r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))))
195
196#define SMC_insl(r,b,l) ({ int __i ; \
197 dword *__b2; \
198 __b2 = (dword *) b; \
199 for (__i = 0; __i < l; __i++) { \
200 *(__b2 + __i) = SMC_inl(r); \
201 SMC_inl(0); \
202 }; \
203 })
204
205#define SMC_outl(d,r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))) = d)
206
207#define SMC_outsl(r,b,l) ({ int __i; \
208 dword *__b2; \
209 __b2 = (dword *) b; \
210 for (__i = 0; __i < l; __i++) { \
211 SMC_outl( *(__b2 + __i), r); \
212 } \
213 })
214
215#endif /* CONFIG_SMC_USE_32_BIT */
216
wdenkfe8c2802002-11-03 00:38:21 +0000217#endif
218
219/*---------------------------------------------------------------
220 .
221 . A description of the SMSC registers is probably in order here,
222 . although for details, the SMC datasheet is invaluable.
223 .
224 . Basically, the chip has 4 banks of registers ( 0 to 3 ), which
225 . are accessed by writing a number into the BANK_SELECT register
226 . ( I also use a SMC_SELECT_BANK macro for this ).
227 .
228 . The banks are configured so that for most purposes, bank 2 is all
229 . that is needed for simple run time tasks.
230 -----------------------------------------------------------------------*/
231
232/*
233 . Bank Select Register:
234 .
235 . yyyy yyyy 0000 00xx
236 . xx = bank number
237 . yyyy yyyy = 0x33, for identification purposes.
238*/
239#define BANK_SELECT 14
240
241/* Transmit Control Register */
242/* BANK 0 */
243#define TCR_REG 0x0000 /* transmit control register */
244#define TCR_ENABLE 0x0001 /* When 1 we can transmit */
245#define TCR_LOOP 0x0002 /* Controls output pin LBK */
246#define TCR_FORCOL 0x0004 /* When 1 will force a collision */
247#define TCR_PAD_EN 0x0080 /* When 1 will pad tx frames < 64 bytes w/0 */
248#define TCR_NOCRC 0x0100 /* When 1 will not append CRC to tx frames */
249#define TCR_MON_CSN 0x0400 /* When 1 tx monitors carrier */
250#define TCR_FDUPLX 0x0800 /* When 1 enables full duplex operation */
251#define TCR_STP_SQET 0x1000 /* When 1 stops tx if Signal Quality Error */
252#define TCR_EPH_LOOP 0x2000 /* When 1 enables EPH block loopback */
253#define TCR_SWFDUP 0x8000 /* When 1 enables Switched Full Duplex mode */
254
255#define TCR_CLEAR 0 /* do NOTHING */
256/* the default settings for the TCR register : */
257/* QUESTION: do I want to enable padding of short packets ? */
258#define TCR_DEFAULT TCR_ENABLE
259
260
261/* EPH Status Register */
262/* BANK 0 */
263#define EPH_STATUS_REG 0x0002
264#define ES_TX_SUC 0x0001 /* Last TX was successful */
265#define ES_SNGL_COL 0x0002 /* Single collision detected for last tx */
266#define ES_MUL_COL 0x0004 /* Multiple collisions detected for last tx */
267#define ES_LTX_MULT 0x0008 /* Last tx was a multicast */
268#define ES_16COL 0x0010 /* 16 Collisions Reached */
269#define ES_SQET 0x0020 /* Signal Quality Error Test */
270#define ES_LTXBRD 0x0040 /* Last tx was a broadcast */
271#define ES_TXDEFR 0x0080 /* Transmit Deferred */
272#define ES_LATCOL 0x0200 /* Late collision detected on last tx */
273#define ES_LOSTCARR 0x0400 /* Lost Carrier Sense */
274#define ES_EXC_DEF 0x0800 /* Excessive Deferral */
275#define ES_CTR_ROL 0x1000 /* Counter Roll Over indication */
276#define ES_LINK_OK 0x4000 /* Driven by inverted value of nLNK pin */
277#define ES_TXUNRN 0x8000 /* Tx Underrun */
278
279
280/* Receive Control Register */
281/* BANK 0 */
282#define RCR_REG 0x0004
283#define RCR_RX_ABORT 0x0001 /* Set if a rx frame was aborted */
284#define RCR_PRMS 0x0002 /* Enable promiscuous mode */
285#define RCR_ALMUL 0x0004 /* When set accepts all multicast frames */
286#define RCR_RXEN 0x0100 /* IFF this is set, we can receive packets */
287#define RCR_STRIP_CRC 0x0200 /* When set strips CRC from rx packets */
288#define RCR_ABORT_ENB 0x0200 /* When set will abort rx on collision */
289#define RCR_FILT_CAR 0x0400 /* When set filters leading 12 bit s of carrier */
290#define RCR_SOFTRST 0x8000 /* resets the chip */
291
292/* the normal settings for the RCR register : */
293#define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
294#define RCR_CLEAR 0x0 /* set it to a base state */
295
296/* Counter Register */
297/* BANK 0 */
298#define COUNTER_REG 0x0006
299
300/* Memory Information Register */
301/* BANK 0 */
302#define MIR_REG 0x0008
303
304/* Receive/Phy Control Register */
305/* BANK 0 */
306#define RPC_REG 0x000A
307#define RPC_SPEED 0x2000 /* When 1 PHY is in 100Mbps mode. */
308#define RPC_DPLX 0x1000 /* When 1 PHY is in Full-Duplex Mode */
309#define RPC_ANEG 0x0800 /* When 1 PHY is in Auto-Negotiate Mode */
310#define RPC_LSXA_SHFT 5 /* Bits to shift LS2A,LS1A,LS0A to lsb */
311#define RPC_LSXB_SHFT 2 /* Bits to get LS2B,LS1B,LS0B to lsb */
312#define RPC_LED_100_10 (0x00) /* LED = 100Mbps OR's with 10Mbps link detect */
313#define RPC_LED_RES (0x01) /* LED = Reserved */
314#define RPC_LED_10 (0x02) /* LED = 10Mbps link detect */
315#define RPC_LED_FD (0x03) /* LED = Full Duplex Mode */
316#define RPC_LED_TX_RX (0x04) /* LED = TX or RX packet occurred */
317#define RPC_LED_100 (0x05) /* LED = 100Mbps link dectect */
318#define RPC_LED_TX (0x06) /* LED = TX packet occurred */
319#define RPC_LED_RX (0x07) /* LED = RX packet occurred */
wdenkc935d3b2004-01-03 19:43:48 +0000320#if defined(CONFIG_DK1C20) || defined(CONFIG_DK1S10)
wdenk8bf3b002003-12-06 23:20:41 +0000321/* buggy schematic: LEDa -> yellow, LEDb --> green */
322#define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
323 | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
324 | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
wdenkaaf224a2004-03-14 15:20:55 +0000325#elif defined(CONFIG_ADNPESC1)
326/* SSV ADNP/ESC1 has only one LED: LEDa -> Rx/Tx indicator */
327#define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
328 | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
329 | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
wdenk8bf3b002003-12-06 23:20:41 +0000330#else
331/* SMSC reference design: LEDa --> green, LEDb --> yellow */
332#define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
333 | (RPC_LED_100_10 << RPC_LSXA_SHFT) \
334 | (RPC_LED_TX_RX << RPC_LSXB_SHFT) )
335#endif
wdenkfe8c2802002-11-03 00:38:21 +0000336
337/* Bank 0 0x000C is reserved */
338
339/* Bank Select Register */
340/* All Banks */
341#define BSR_REG 0x000E
342
343
344/* Configuration Reg */
345/* BANK 1 */
346#define CONFIG_REG 0x0000
347#define CONFIG_EXT_PHY 0x0200 /* 1=external MII, 0=internal Phy */
348#define CONFIG_GPCNTRL 0x0400 /* Inverse value drives pin nCNTRL */
349#define CONFIG_NO_WAIT 0x1000 /* When 1 no extra wait states on ISA bus */
350#define CONFIG_EPH_POWER_EN 0x8000 /* When 0 EPH is placed into low power mode. */
351
352/* Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low */
353#define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
354
355
356/* Base Address Register */
357/* BANK 1 */
358#define BASE_REG 0x0002
359
360
361/* Individual Address Registers */
362/* BANK 1 */
363#define ADDR0_REG 0x0004
364#define ADDR1_REG 0x0006
365#define ADDR2_REG 0x0008
366
367
368/* General Purpose Register */
369/* BANK 1 */
370#define GP_REG 0x000A
371
372
373/* Control Register */
374/* BANK 1 */
375#define CTL_REG 0x000C
376#define CTL_RCV_BAD 0x4000 /* When 1 bad CRC packets are received */
377#define CTL_AUTO_RELEASE 0x0800 /* When 1 tx pages are released automatically */
378#define CTL_LE_ENABLE 0x0080 /* When 1 enables Link Error interrupt */
379#define CTL_CR_ENABLE 0x0040 /* When 1 enables Counter Rollover interrupt */
380#define CTL_TE_ENABLE 0x0020 /* When 1 enables Transmit Error interrupt */
381#define CTL_EEPROM_SELECT 0x0004 /* Controls EEPROM reload & store */
382#define CTL_RELOAD 0x0002 /* When set reads EEPROM into registers */
383#define CTL_STORE 0x0001 /* When set stores registers into EEPROM */
wdenk518e2e12004-03-25 14:59:05 +0000384#define CTL_DEFAULT (0x1A10) /* Autorelease enabled*/
wdenkfe8c2802002-11-03 00:38:21 +0000385
386/* MMU Command Register */
387/* BANK 2 */
388#define MMU_CMD_REG 0x0000
389#define MC_BUSY 1 /* When 1 the last release has not completed */
390#define MC_NOP (0<<5) /* No Op */
391#define MC_ALLOC (1<<5) /* OR with number of 256 byte packets */
392#define MC_RESET (2<<5) /* Reset MMU to initial state */
393#define MC_REMOVE (3<<5) /* Remove the current rx packet */
394#define MC_RELEASE (4<<5) /* Remove and release the current rx packet */
395#define MC_FREEPKT (5<<5) /* Release packet in PNR register */
396#define MC_ENQUEUE (6<<5) /* Enqueue the packet for transmit */
397#define MC_RSTTXFIFO (7<<5) /* Reset the TX FIFOs */
398
399
400/* Packet Number Register */
401/* BANK 2 */
402#define PN_REG 0x0002
403
404
405/* Allocation Result Register */
406/* BANK 2 */
407#define AR_REG 0x0003
408#define AR_FAILED 0x80 /* Alocation Failed */
409
410
411/* RX FIFO Ports Register */
412/* BANK 2 */
413#define RXFIFO_REG 0x0004 /* Must be read as a word */
414#define RXFIFO_REMPTY 0x8000 /* RX FIFO Empty */
415
416
417/* TX FIFO Ports Register */
418/* BANK 2 */
419#define TXFIFO_REG RXFIFO_REG /* Must be read as a word */
420#define TXFIFO_TEMPTY 0x80 /* TX FIFO Empty */
421
422
423/* Pointer Register */
424/* BANK 2 */
425#define PTR_REG 0x0006
426#define PTR_RCV 0x8000 /* 1=Receive area, 0=Transmit area */
427#define PTR_AUTOINC 0x4000 /* Auto increment the pointer on each access */
428#define PTR_READ 0x2000 /* When 1 the operation is a read */
wdenk518e2e12004-03-25 14:59:05 +0000429#define PTR_NOTEMPTY 0x0800 /* When 1 _do not_ write fifo DATA REG */
wdenkfe8c2802002-11-03 00:38:21 +0000430
431
432/* Data Register */
433/* BANK 2 */
434#define SMC91111_DATA_REG 0x0008
435
436
437/* Interrupt Status/Acknowledge Register */
438/* BANK 2 */
439#define SMC91111_INT_REG 0x000C
440
441
442/* Interrupt Mask Register */
443/* BANK 2 */
444#define IM_REG 0x000D
445#define IM_MDINT 0x80 /* PHY MI Register 18 Interrupt */
446#define IM_ERCV_INT 0x40 /* Early Receive Interrupt */
447#define IM_EPH_INT 0x20 /* Set by Etheret Protocol Handler section */
448#define IM_RX_OVRN_INT 0x10 /* Set by Receiver Overruns */
449#define IM_ALLOC_INT 0x08 /* Set when allocation request is completed */
450#define IM_TX_EMPTY_INT 0x04 /* Set if the TX FIFO goes empty */
451#define IM_TX_INT 0x02 /* Transmit Interrrupt */
452#define IM_RCV_INT 0x01 /* Receive Interrupt */
453
454
455/* Multicast Table Registers */
456/* BANK 3 */
457#define MCAST_REG1 0x0000
458#define MCAST_REG2 0x0002
459#define MCAST_REG3 0x0004
460#define MCAST_REG4 0x0006
461
462
463/* Management Interface Register (MII) */
464/* BANK 3 */
465#define MII_REG 0x0008
466#define MII_MSK_CRS100 0x4000 /* Disables CRS100 detection during tx half dup */
467#define MII_MDOE 0x0008 /* MII Output Enable */
468#define MII_MCLK 0x0004 /* MII Clock, pin MDCLK */
469#define MII_MDI 0x0002 /* MII Input, pin MDI */
470#define MII_MDO 0x0001 /* MII Output, pin MDO */
471
472
473/* Revision Register */
474/* BANK 3 */
475#define REV_REG 0x000A /* ( hi: chip id low: rev # ) */
476
477
478/* Early RCV Register */
479/* BANK 3 */
480/* this is NOT on SMC9192 */
481#define ERCV_REG 0x000C
482#define ERCV_RCV_DISCRD 0x0080 /* When 1 discards a packet being received */
483#define ERCV_THRESHOLD 0x001F /* ERCV Threshold Mask */
484
485/* External Register */
486/* BANK 7 */
487#define EXT_REG 0x0000
488
489
490#define CHIP_9192 3
491#define CHIP_9194 4
492#define CHIP_9195 5
493#define CHIP_9196 6
494#define CHIP_91100 7
495#define CHIP_91100FD 8
496#define CHIP_91111FD 9
497
498#if 0
499static const char * chip_ids[ 15 ] = {
500 NULL, NULL, NULL,
501 /* 3 */ "SMC91C90/91C92",
502 /* 4 */ "SMC91C94",
503 /* 5 */ "SMC91C95",
504 /* 6 */ "SMC91C96",
505 /* 7 */ "SMC91C100",
506 /* 8 */ "SMC91C100FD",
507 /* 9 */ "SMC91C111",
508 NULL, NULL,
509 NULL, NULL, NULL};
510#endif
511
512/*
513 . Transmit status bits
514*/
515#define TS_SUCCESS 0x0001
516#define TS_LOSTCAR 0x0400
517#define TS_LATCOL 0x0200
518#define TS_16COL 0x0010
519
520/*
521 . Receive status bits
522*/
523#define RS_ALGNERR 0x8000
524#define RS_BRODCAST 0x4000
525#define RS_BADCRC 0x2000
526#define RS_ODDFRAME 0x1000 /* bug: the LAN91C111 never sets this on receive */
527#define RS_TOOLONG 0x0800
528#define RS_TOOSHORT 0x0400
529#define RS_MULTICAST 0x0001
530#define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
531
532
533/* PHY Types */
534enum {
535 PHY_LAN83C183 = 1, /* LAN91C111 Internal PHY */
536 PHY_LAN83C180
537};
538
539
540/* PHY Register Addresses (LAN91C111 Internal PHY) */
541
542/* PHY Control Register */
543#define PHY_CNTL_REG 0x00
544#define PHY_CNTL_RST 0x8000 /* 1=PHY Reset */
545#define PHY_CNTL_LPBK 0x4000 /* 1=PHY Loopback */
546#define PHY_CNTL_SPEED 0x2000 /* 1=100Mbps, 0=10Mpbs */
547#define PHY_CNTL_ANEG_EN 0x1000 /* 1=Enable Auto negotiation */
548#define PHY_CNTL_PDN 0x0800 /* 1=PHY Power Down mode */
549#define PHY_CNTL_MII_DIS 0x0400 /* 1=MII 4 bit interface disabled */
550#define PHY_CNTL_ANEG_RST 0x0200 /* 1=Reset Auto negotiate */
551#define PHY_CNTL_DPLX 0x0100 /* 1=Full Duplex, 0=Half Duplex */
552#define PHY_CNTL_COLTST 0x0080 /* 1= MII Colision Test */
553
554/* PHY Status Register */
555#define PHY_STAT_REG 0x01
556#define PHY_STAT_CAP_T4 0x8000 /* 1=100Base-T4 capable */
557#define PHY_STAT_CAP_TXF 0x4000 /* 1=100Base-X full duplex capable */
558#define PHY_STAT_CAP_TXH 0x2000 /* 1=100Base-X half duplex capable */
559#define PHY_STAT_CAP_TF 0x1000 /* 1=10Mbps full duplex capable */
560#define PHY_STAT_CAP_TH 0x0800 /* 1=10Mbps half duplex capable */
561#define PHY_STAT_CAP_SUPR 0x0040 /* 1=recv mgmt frames with not preamble */
562#define PHY_STAT_ANEG_ACK 0x0020 /* 1=ANEG has completed */
563#define PHY_STAT_REM_FLT 0x0010 /* 1=Remote Fault detected */
564#define PHY_STAT_CAP_ANEG 0x0008 /* 1=Auto negotiate capable */
565#define PHY_STAT_LINK 0x0004 /* 1=valid link */
566#define PHY_STAT_JAB 0x0002 /* 1=10Mbps jabber condition */
567#define PHY_STAT_EXREG 0x0001 /* 1=extended registers implemented */
568
569/* PHY Identifier Registers */
570#define PHY_ID1_REG 0x02 /* PHY Identifier 1 */
571#define PHY_ID2_REG 0x03 /* PHY Identifier 2 */
572
573/* PHY Auto-Negotiation Advertisement Register */
574#define PHY_AD_REG 0x04
575#define PHY_AD_NP 0x8000 /* 1=PHY requests exchange of Next Page */
576#define PHY_AD_ACK 0x4000 /* 1=got link code word from remote */
577#define PHY_AD_RF 0x2000 /* 1=advertise remote fault */
578#define PHY_AD_T4 0x0200 /* 1=PHY is capable of 100Base-T4 */
579#define PHY_AD_TX_FDX 0x0100 /* 1=PHY is capable of 100Base-TX FDPLX */
580#define PHY_AD_TX_HDX 0x0080 /* 1=PHY is capable of 100Base-TX HDPLX */
581#define PHY_AD_10_FDX 0x0040 /* 1=PHY is capable of 10Base-T FDPLX */
582#define PHY_AD_10_HDX 0x0020 /* 1=PHY is capable of 10Base-T HDPLX */
583#define PHY_AD_CSMA 0x0001 /* 1=PHY is capable of 802.3 CMSA */
584
585/* PHY Auto-negotiation Remote End Capability Register */
586#define PHY_RMT_REG 0x05
587/* Uses same bit definitions as PHY_AD_REG */
588
589/* PHY Configuration Register 1 */
590#define PHY_CFG1_REG 0x10
591#define PHY_CFG1_LNKDIS 0x8000 /* 1=Rx Link Detect Function disabled */
592#define PHY_CFG1_XMTDIS 0x4000 /* 1=TP Transmitter Disabled */
593#define PHY_CFG1_XMTPDN 0x2000 /* 1=TP Transmitter Powered Down */
594#define PHY_CFG1_BYPSCR 0x0400 /* 1=Bypass scrambler/descrambler */
595#define PHY_CFG1_UNSCDS 0x0200 /* 1=Unscramble Idle Reception Disable */
596#define PHY_CFG1_EQLZR 0x0100 /* 1=Rx Equalizer Disabled */
597#define PHY_CFG1_CABLE 0x0080 /* 1=STP(150ohm), 0=UTP(100ohm) */
598#define PHY_CFG1_RLVL0 0x0040 /* 1=Rx Squelch level reduced by 4.5db */
599#define PHY_CFG1_TLVL_SHIFT 2 /* Transmit Output Level Adjust */
600#define PHY_CFG1_TLVL_MASK 0x003C
601#define PHY_CFG1_TRF_MASK 0x0003 /* Transmitter Rise/Fall time */
602
603
604/* PHY Configuration Register 2 */
605#define PHY_CFG2_REG 0x11
606#define PHY_CFG2_APOLDIS 0x0020 /* 1=Auto Polarity Correction disabled */
607#define PHY_CFG2_JABDIS 0x0010 /* 1=Jabber disabled */
608#define PHY_CFG2_MREG 0x0008 /* 1=Multiple register access (MII mgt) */
609#define PHY_CFG2_INTMDIO 0x0004 /* 1=Interrupt signaled with MDIO pulseo */
610
611/* PHY Status Output (and Interrupt status) Register */
612#define PHY_INT_REG 0x12 /* Status Output (Interrupt Status) */
613#define PHY_INT_INT 0x8000 /* 1=bits have changed since last read */
614#define PHY_INT_LNKFAIL 0x4000 /* 1=Link Not detected */
615#define PHY_INT_LOSSSYNC 0x2000 /* 1=Descrambler has lost sync */
616#define PHY_INT_CWRD 0x1000 /* 1=Invalid 4B5B code detected on rx */
617#define PHY_INT_SSD 0x0800 /* 1=No Start Of Stream detected on rx */
618#define PHY_INT_ESD 0x0400 /* 1=No End Of Stream detected on rx */
619#define PHY_INT_RPOL 0x0200 /* 1=Reverse Polarity detected */
620#define PHY_INT_JAB 0x0100 /* 1=Jabber detected */
621#define PHY_INT_SPDDET 0x0080 /* 1=100Base-TX mode, 0=10Base-T mode */
622#define PHY_INT_DPLXDET 0x0040 /* 1=Device in Full Duplex */
623
624/* PHY Interrupt/Status Mask Register */
625#define PHY_MASK_REG 0x13 /* Interrupt Mask */
626/* Uses the same bit definitions as PHY_INT_REG */
627
628
wdenkfe8c2802002-11-03 00:38:21 +0000629/*-------------------------------------------------------------------------
630 . I define some macros to make it easier to do somewhat common
631 . or slightly complicated, repeated tasks.
632 --------------------------------------------------------------------------*/
633
634/* select a register bank, 0 to 3 */
635
636#define SMC_SELECT_BANK(x) { SMC_outw( x, BANK_SELECT ); }
637
638/* this enables an interrupt in the interrupt mask register */
639#define SMC_ENABLE_INT(x) {\
640 unsigned char mask;\
641 SMC_SELECT_BANK(2);\
642 mask = SMC_inb( IM_REG );\
643 mask |= (x);\
644 SMC_outb( mask, IM_REG ); \
645}
646
647/* this disables an interrupt from the interrupt mask register */
648
649#define SMC_DISABLE_INT(x) {\
650 unsigned char mask;\
651 SMC_SELECT_BANK(2);\
652 mask = SMC_inb( IM_REG );\
653 mask &= ~(x);\
654 SMC_outb( mask, IM_REG ); \
655}
656
657/*----------------------------------------------------------------------
658 . Define the interrupts that I want to receive from the card
659 .
660 . I want:
661 . IM_EPH_INT, for nasty errors
662 . IM_RCV_INT, for happy received packets
663 . IM_RX_OVRN_INT, because I have to kick the receiver
664 . IM_MDINT, for PHY Register 18 Status Changes
665 --------------------------------------------------------------------------*/
666#define SMC_INTERRUPT_MASK (IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT | \
667 IM_MDINT)
668
669#endif /* _SMC_91111_H_ */