Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 1 | /* |
| 2 | * 2004-2005 Gary Jennejohn <garyj@denx.de> |
| 3 | * |
| 4 | * Modified for the MP2USB by (C) Copyright 2005 Eric Benard |
| 5 | * ebenard@eukrea.com |
| 6 | * |
| 7 | * Configuration settings for the MP2USB board. |
| 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | /* ARM asynchronous clock */ |
| 32 | #define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 45) */ |
| 33 | #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK/3) /* peripheral clock */ |
| 34 | |
| 35 | #define AT91_SLOW_CLOCK 32768 /* slow clock */ |
| 36 | |
| 37 | #define CONFIG_ARM920T 1 /* This is an ARM920T Core */ |
| 38 | #define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */ |
| 39 | #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */ |
| 40 | #define CONFIG_MP2USB 1 /* on an MP2USB Board */ |
| 41 | #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ |
| 42 | #define USE_920T_MMU 1 |
| 43 | |
| 44 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 45 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 46 | #define CONFIG_INITRD_TAG 1 |
| 47 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | #define CONFIG_SYS_ATMEL_PLL_INIT_BUG 1 |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 49 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 50 | #define CONFIG_SYS_USE_MAIN_OSCILLATOR 1 |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 51 | /* flash */ |
Jean-Christophe PLAGNIOL-VILLARD | d481c80 | 2009-01-03 17:22:25 +0100 | [diff] [blame] | 52 | #define CONFIG_SYS_MC_PUIA_VAL 0x00000000 |
| 53 | #define CONFIG_SYS_MC_PUP_VAL 0x00000000 |
| 54 | #define CONFIG_SYS_MC_PUER_VAL 0x00000000 |
| 55 | #define CONFIG_SYS_MC_ASR_VAL 0x00000000 |
| 56 | #define CONFIG_SYS_MC_AASR_VAL 0x00000000 |
| 57 | #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000 |
| 58 | #define CONFIG_SYS_SMC_CSR0_VAL 0x00003084 /* 16bit, 2 TDF, 4 WS */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 59 | |
| 60 | /* clocks */ |
Jean-Christophe PLAGNIOL-VILLARD | d481c80 | 2009-01-03 17:22:25 +0100 | [diff] [blame] | 61 | #define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 180 MHz for PCK */ |
| 62 | #define CONFIG_SYS_PLLBR_VAL 0x1048bE0E /* 48 MHz (divider by 2 for USB) */ |
| 63 | #define CONFIG_SYS_MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock = 60MHz from PLLA */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 64 | |
| 65 | /* sdram */ |
Jean-Christophe PLAGNIOL-VILLARD | d481c80 | 2009-01-03 17:22:25 +0100 | [diff] [blame] | 66 | #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */ |
| 67 | #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000 |
| 68 | #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000 |
| 69 | #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */ |
| 70 | #define CONFIG_SYS_SDRC_CR_VAL 0x3211295A /* set up the CONFIG_SYS_SDRAM */ |
| 71 | #define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */ |
| 72 | #define CONFIG_SYS_SDRAM1 0x20000020 /* address of the CONFIG_SYS_SDRAM */ |
| 73 | #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */ |
| 74 | #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */ |
| 75 | #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */ |
| 76 | #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */ |
| 77 | #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */ |
| 78 | #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */ |
Jens Scharsig | 8052352 | 2008-11-18 10:48:46 +0100 | [diff] [blame] | 79 | #else |
| 80 | #define CONFIG_SKIP_RELOCATE_UBOOT |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 81 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |
| 82 | |
| 83 | /* |
| 84 | * Size of malloc() pool |
| 85 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) |
| 87 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 88 | |
| 89 | #define CONFIG_BAUDRATE 115200 |
| 90 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_AT91C_BRGR_DIVISOR 33 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK /(baudrate * 16) */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 92 | |
| 93 | /* |
| 94 | * Hardware drivers |
| 95 | */ |
| 96 | |
| 97 | /* define one of these to choose the DBGU, USART0 or USART1 as console */ |
Jean-Christophe PLAGNIOL-VILLARD | beebd85 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 98 | #define CONFIG_AT91RM9200_USART |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 99 | #define CONFIG_DBGU |
| 100 | #undef CONFIG_USART0 |
| 101 | #undef CONFIG_USART1 |
| 102 | |
| 103 | #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */ |
| 104 | |
| 105 | #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */ |
| 106 | |
Markus Klotzbuecher | 7b59b3c | 2006-11-27 11:44:58 +0100 | [diff] [blame] | 107 | #define CONFIG_USB_OHCI_NEW 1 |
Wolfgang Denk | d8e7e0f | 2005-09-26 01:26:56 +0200 | [diff] [blame] | 108 | #define CONFIG_USB_KEYBOARD 1 |
| 109 | #define CONFIG_USB_STORAGE 1 |
| 110 | #define CONFIG_DOS_PARTITION 1 |
| 111 | #define CONFIG_AT91C_PQFP_UHPBUG 1 |
| 112 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #undef CONFIG_SYS_USB_OHCI_BOARD_INIT |
| 114 | #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 |
| 115 | #define CONFIG_SYS_USB_OHCI_REGS_BASE AT91_USB_HOST_BASE |
| 116 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200" |
| 117 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
Markus Klotzbuecher | 301f1aa | 2006-05-23 13:38:35 +0200 | [diff] [blame] | 118 | |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 119 | #undef CONFIG_HARD_I2C |
| 120 | |
| 121 | #ifdef CONFIG_HARD_I2C |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_I2C_SPEED 0 /* not used */ |
| 123 | #define CONFIG_SYS_I2C_SLAVE 0 /* not used */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 124 | #define CONFIG_RTC_RS5C372A /* RICOH I2C RTC */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_I2C_RTC_ADDR 0x32 |
| 126 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 |
| 127 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 128 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 129 | #endif |
| 130 | /* still about 20 kB free with this defined */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_LONGHELP |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 132 | |
| 133 | #define CONFIG_BOOTDELAY 3 |
| 134 | |
Jon Loeliger | 5dc11a5 | 2007-07-04 22:33:01 -0500 | [diff] [blame] | 135 | #if !defined(CONFIG_HARD_I2C) |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 136 | #define CONFIG_TIMESTAMP |
| 137 | #endif |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 138 | |
Jon Loeliger | 5dc11a5 | 2007-07-04 22:33:01 -0500 | [diff] [blame] | 139 | |
| 140 | /* |
Jon Loeliger | 7f5c015 | 2007-07-10 09:38:02 -0500 | [diff] [blame] | 141 | * BOOTP options |
| 142 | */ |
| 143 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 144 | #define CONFIG_BOOTP_BOOTPATH |
| 145 | #define CONFIG_BOOTP_GATEWAY |
| 146 | #define CONFIG_BOOTP_HOSTNAME |
| 147 | |
| 148 | |
| 149 | /* |
Jon Loeliger | 5dc11a5 | 2007-07-04 22:33:01 -0500 | [diff] [blame] | 150 | * Command line configuration. |
| 151 | */ |
| 152 | #include <config_cmd_default.h> |
| 153 | |
| 154 | #define CONFIG_CMD_DHCP |
| 155 | #define CONFIG_CMD_NFS |
| 156 | #define CONFIG_CMD_SNTP |
| 157 | |
| 158 | #if defined(CONFIG_HARD_I2C) |
| 159 | |
| 160 | #define CONFIG_CMD_DATE |
| 161 | #define CONFIG_CMD_EEPROM |
| 162 | #define CONFIG_CMD_I2C |
| 163 | #define CONFIG_CMD_MISC |
| 164 | |
| 165 | #else |
| 166 | |
Jon Loeliger | 5dc11a5 | 2007-07-04 22:33:01 -0500 | [diff] [blame] | 167 | #define CONFIG_CMD_CACHE |
Wolfgang Denk | 74de7ae | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 168 | #define CONFIG_CMD_USB |
Jon Loeliger | 5dc11a5 | 2007-07-04 22:33:01 -0500 | [diff] [blame] | 169 | |
Jon Loeliger | 5dc11a5 | 2007-07-04 22:33:01 -0500 | [diff] [blame] | 170 | #undef CONFIG_CMD_BDI |
| 171 | #undef CONFIG_CMD_FPGA |
| 172 | #undef CONFIG_CMD_IMI |
| 173 | #undef CONFIG_CMD_LOADS |
| 174 | #undef CONFIG_CMD_MISC |
Wolfgang Denk | 74de7ae | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 175 | #undef CONFIG_CMD_SOURCE |
Jon Loeliger | 5dc11a5 | 2007-07-04 22:33:01 -0500 | [diff] [blame] | 176 | |
| 177 | #endif |
| 178 | |
| 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_LONGHELP |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 181 | |
| 182 | #define CONFIG_NR_DRAM_BANKS 1 |
| 183 | #define PHYS_SDRAM 0x20000000 |
Markus Klotzbuecher | 301f1aa | 2006-05-23 13:38:35 +0200 | [diff] [blame] | 184 | #define PHYS_SDRAM_SIZE 0x08000000 /* 128 megs */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 185 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM |
| 187 | #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 262144 |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 188 | |
| 189 | #define CONFIG_DRIVER_ETHER |
| 190 | #define CONFIG_NET_RETRY_COUNT 20 |
| 191 | #undef CONFIG_AT91C_USE_RMII |
| 192 | |
| 193 | #define PHYS_FLASH_1 0x10000000 |
| 194 | #define PHYS_FLASH_SIZE 0x1000000 /* 16 megs main flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
| 196 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 197 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 198 | #define CONFIG_SYS_MAX_FLASH_SECT 256 |
| 199 | #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 200 | #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
| 201 | #define CONFIG_SYS_FLASH_LOCK_TOUT (10*CONFIG_SYS_HZ) /* Timeout for Flash Set Lock Bit */ |
| 202 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT (10*CONFIG_SYS_HZ) /* Timeout for Flash Clear Lock Bits */ |
| 203 | #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 204 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 205 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 206 | #define CONFIG_ENV_OFFSET 0x20000 /* after u-boot.bin */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_ENV_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 208 | #define CONFIG_ENV_SIZE 0x20000 |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 209 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 211 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 } |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 213 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
| 215 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 216 | #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ |
| 217 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 218 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_DEVICE_DEREGISTER /* needs device_deregister */ |
Wolfgang Denk | d8e7e0f | 2005-09-26 01:26:56 +0200 | [diff] [blame] | 220 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_HZ 1000 |
| 222 | #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK/2) /* AT91C_TC0_CMR is implicitly set to */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 223 | /* AT91C_TC_TIMER_DIV1_CLOCK */ |
| 224 | |
| 225 | #define CONFIG_STACKSIZE (32*1024) /* regular stack */ |
| 226 | |
| 227 | #ifdef CONFIG_USE_IRQ |
| 228 | #error CONFIG_USE_IRQ not supported |
| 229 | #endif |
| 230 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 231 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* enble null device */ |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 232 | #undef CONFIG_SILENT_CONSOLE /* enable silent startup */ |
| 233 | |
| 234 | #define CONFIG_AUTOBOOT_KEYED |
Stefan Roese | f2302d4 | 2008-08-06 14:05:38 +0200 | [diff] [blame] | 235 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 236 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay |
Wolfgang Denk | 0e4018d | 2005-09-26 01:14:38 +0200 | [diff] [blame] | 237 | #define CONFIG_AUTOBOOT_STOP_STR " " |
| 238 | #define CONFIG_AUTOBOOT_DELAY_STR "d" |
| 239 | |
| 240 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
| 241 | |
| 242 | #endif /* __CONFIG_H */ |