blob: 7fd771d6937d5f2af630420d634c0bcb32079c40 [file] [log] [blame]
goda.yusukec2042f52008-01-25 20:46:36 +09001/*
2 * Copyright (C) 2007
3 * Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
4 *
5 * Copyright (C) 2007
6 * Kenati Technologies, Inc.
7 *
8 * board/MigoR/lowlevel_init.S
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <config.h>
27#include <version.h>
28
29#include <asm/processor.h>
30
31/*
32 * Board specific low level init code, called _very_ early in the
33 * startup sequence. Relocation to SDRAM has not happened yet, no
34 * stack is available, bss section has not been initialised, etc.
35 *
36 * (Note: As no stack is available, no subroutines can be called...).
37 */
38
39 .global lowlevel_init
40
41 .text
42 .align 2
43
44lowlevel_init:
45
46 mov.l CCR_A, r1 ! Address of Cache Control Register
47 mov.l CCR_D, r0 ! Instruction Cache Invalidate
48 mov.l r0, @r1
49
50 mov.l MMUCR_A, r1 ! Address of MMU Control Register
51 mov.l MMUCR_D, r0 ! TI == TLB Invalidate bit
52 mov.l r0, @r1
53
54 mov.l MSTPCR0_A, r1 ! Address of Power Control Register 0
55 mov.l MSTPCR0_D, r0 !
56 mov.l r0, @r1
57
58 mov.l MSTPCR2_A, r1 ! Address of Power Control Register 2
59 mov.l MSTPCR2_D, r0 !
60 mov.l r0, @r1
61
62 mov.l PFC_PULCR_A, r1
63 mov.w PFC_PULCR_D, r0
64 mov.w r0,@r1
65
66 mov.l PFC_DRVCR_A, r1
67 mov.w PFC_DRVCR_D, r0
68 mov.w r0, @r1
69
70 mov.l SBSCR_A, r1 !
71 mov.w SBSCR_D, r0 !
72 mov.w r0, @r1
73
74 mov.l PSCR_A, r1 !
75 mov.w PSCR_D, r0 !
76 mov.w r0, @r1
77
78 mov.l RWTCSR_A, r1 ! 0xA4520004 (Watchdog Control / Status Register)
79 mov.w RWTCSR_D_1, r0 ! 0xA507 -> timer_STOP/WDT_CLK=max
80 mov.w r0, @r1
81
82 mov.l RWTCNT_A, r1 ! 0xA4520000 (Watchdog Count Register)
83 mov.w RWTCNT_D, r0 ! 0x5A00 -> Clear
84 mov.w r0, @r1
85
86 mov.l RWTCSR_A, r1 ! 0xA4520004 (Watchdog Control / Status Register)
87 mov.w RWTCSR_D_2, r0 ! 0xA504 -> timer_STOP/CLK=500ms
88 mov.w r0, @r1
89
90 mov.l DLLFRQ_A, r1 ! 20080115
91 mov.l DLLFRQ_D, r0 ! 20080115
92 mov.l r0, @r1
93
94 mov.l FRQCR_A, r1 ! 0xA4150000 Frequency control register
95 mov.l FRQCR_D, r0 ! 20080115
96 mov.l r0, @r1
97
98 mov.l CCR_A, r1 ! Address of Cache Control Register
99 mov.l CCR_D_2, r0 ! ??
100 mov.l r0, @r1
101
102bsc_init:
103
104 mov.l CMNCR_A, r1 ! CMNCR address -> R1
105 mov.l CMNCR_D, r0 ! CMNCR data -> R0
106 mov.l r0, @r1 ! CMNCR set
107
108 mov.l CS0BCR_A, r1 ! CS0BCR address -> R1
109 mov.l CS0BCR_D, r0 ! CS0BCR data -> R0
110 mov.l r0, @r1 ! CS0BCR set
111
112 mov.l CS4BCR_A, r1 ! CS4BCR address -> R1
113 mov.l CS4BCR_D, r0 ! CS4BCR data -> R0
114 mov.l r0, @r1 ! CS4BCR set
115
116 mov.l CS5ABCR_A, r1 ! CS5ABCR address -> R1
117 mov.l CS5ABCR_D, r0 ! CS5ABCR data -> R0
118 mov.l r0, @r1 ! CS5ABCR set
119
120 mov.l CS5BBCR_A, r1 ! CS5BBCR address -> R1
121 mov.l CS5BBCR_D, r0 ! CS5BBCR data -> R0
122 mov.l r0, @r1 ! CS5BBCR set
123
124 mov.l CS6ABCR_A, r1 ! CS6ABCR address -> R1
125 mov.l CS6ABCR_D, r0 ! CS6ABCR data -> R0
126 mov.l r0, @r1 ! CS6ABCR set
127
128 mov.l CS0WCR_A, r1 ! CS0WCR address -> R1
129 mov.l CS0WCR_D, r0 ! CS0WCR data -> R0
130 mov.l r0, @r1 ! CS0WCR set
131
132 mov.l CS4WCR_A, r1 ! CS4WCR address -> R1
133 mov.l CS4WCR_D, r0 ! CS4WCR data -> R0
134 mov.l r0, @r1 ! CS4WCR set
135
136 mov.l CS5AWCR_A, r1 ! CS5AWCR address -> R1
137 mov.l CS5AWCR_D, r0 ! CS5AWCR data -> R0
138 mov.l r0, @r1 ! CS5AWCR set
139
140 mov.l CS5BWCR_A, r1 ! CS5BWCR address -> R1
141 mov.l CS5BWCR_D, r0 ! CS5BWCR data -> R0
142 mov.l r0, @r1 ! CS5BWCR set
143
144 mov.l CS6AWCR_A, r1 ! CS6AWCR address -> R1
145 mov.l CS6AWCR_D, r0 ! CS6AWCR data -> R0
146 mov.l r0, @r1 ! CS6AWCR set
147
148 ! SDRAM initialization
149 mov.l SDCR_A, r1 ! SB_SDCR address -> R1
150 mov.l SDCR_D, r0 ! SB_SDCR data -> R0
151 mov.l r0, @r1 ! SB_SDCR set
152
153 mov.l SDWCR_A, r1 ! SB_SDWCR address -> R1
154 mov.l SDWCR_D, r0 ! SB_SDWCR data -> R0
155 mov.l r0, @r1 ! SB_SDWCR set
156
157 mov.l SDPCR_A, r1 ! SB_SDPCR address -> R1
158 mov.l SDPCR_D, r0 ! SB_SDPCR data -> R0
159 mov.l r0, @r1 ! SB_SDPCR set
160
161 mov.l RTCOR_A, r1 ! SB_RTCOR address -> R1
162 mov.l RTCOR_D, r0 ! SB_RTCOR data -> R0
163 mov.l r0, @r1 ! SB_RTCOR set
164
165 mov.l RTCNT_A, r1 ! SB_RTCNT address -> R1
166 mov.l RTCNT_D, r0 ! SB_RTCNT data -> R0
167 mov.l r0, @r1
168
169 mov.l RTCSR_A, r1 ! SB_RTCSR address -> R1
170 mov.l RTCSR_D, r0 ! SB_RTCSR data -> R0
171 mov.l r0, @r1 ! SB_RTCSR set
172
173 mov.l RFCR_A, r1 ! SB_RFCR address -> R1
174 mov.l RFCR_D, r0 ! SB_RFCR data -> R0
175 mov.l r0, @r1
176
177 mov.l SDMR3_A, r1 ! SDMR3 address -> R1
178 mov #0x00, r0 ! SDMR3 data -> R0
179 mov.b r0, @r1 ! SDMR3 set
180
181 ! BL bit off (init = ON) (?!?)
182
183 stc sr, r0 ! BL bit off(init=ON)
184 mov.l SR_MASK_D, r1
185 and r1, r0
186 ldc r0, sr
187
188 rts
189 mov #0, r0
190
191
192
193 .align 4
194
195CCR_A: .long CCR
196MMUCR_A: .long MMUCR
197MSTPCR0_A: .long MSTPCR0
198MSTPCR2_A: .long MSTPCR2
199PFC_PULCR_A: .long PULCR
200PFC_DRVCR_A: .long DRVCR
201SBSCR_A: .long SBSCR
202PSCR_A: .long PSCR
203RWTCSR_A: .long RWTCSR
204RWTCNT_A: .long RWTCNT
205FRQCR_A: .long FRQCR
206PLLCR_A: .long PLLCR
207DLLFRQ_A: .long DLLFRQ
208
209CCR_D: .long 0x00000800
210CCR_D_2: .long 0x00000103
211MMUCR_D: .long 0x00000004
212MSTPCR0_D: .long 0x00001001
213MSTPCR2_D: .long 0xffffffff
214PFC_PULCR_D: .long 0x6000
215PFC_DRVCR_D: .long 0x0464
216FRQCR_D: .long 0x07033639
217PLLCR_D: .long 0x00005000
218DLLFRQ_D: .long 0x000004F6 ! 20080115
219
220CMNCR_A: .long CMNCR
221CMNCR_D: .long 0x0000001B ! 20080115
222CS0BCR_A: .long CS0BCR ! Flash bank 1
223CS0BCR_D: .long 0x24920400
224CS4BCR_A: .long CS4BCR !
225CS4BCR_D: .long 0x10003400 ! 20080115
226CS5ABCR_A: .long CS5ABCR !
227CS5ABCR_D: .long 0x24920400
228CS5BBCR_A: .long CS5BBCR !
229CS5BBCR_D: .long 0x24920400
230CS6ABCR_A: .long CS6ABCR !
231CS6ABCR_D: .long 0x24920400
232
233CS0WCR_A: .long CS0WCR
234CS0WCR_D: .long 0x00000380
235CS4WCR_A: .long CS4WCR
236CS4WCR_D: .long 0x00100A81 ! 20080115
237CS5AWCR_A: .long CS5AWCR
238CS5AWCR_D: .long 0x00000300
239CS5BWCR_A: .long CS5BWCR
240CS5BWCR_D: .long 0x00000300
241CS6AWCR_A: .long CS6AWCR
242CS6AWCR_D: .long 0x00000300
243
244SDCR_A: .long SBSC_SDCR
245SDCR_D: .long 0x80160809 ! 20080115
246SDWCR_A: .long SBSC_SDWCR
247SDWCR_D: .long 0x0014450C ! 20080115
248SDPCR_A: .long SBSC_SDPCR
249SDPCR_D: .long 0x00000087
250RTCOR_A: .long SBSC_RTCOR
251RTCNT_A: .long SBSC_RTCNT
252RTCNT_D: .long 0xA55A0012
253RTCOR_D: .long 0xA55A001C ! 20080115
254RTCSR_A: .long SBSC_RTCSR
255RFCR_A: .long SBSC_RFCR
256RFCR_D: .long 0xA55A0221
257RTCSR_D: .long 0xA55A009a ! 20080115
258SDMR3_A: .long 0xFE581180 ! 20080115
259
260SR_MASK_D: .long 0xEFFFFF0F
261
262 .align 2
263
264SBSCR_D: .word 0x0044
265PSCR_D: .word 0x0000
266RWTCSR_D_1: .word 0xA507
267RWTCSR_D_2: .word 0xA504 ! 20080115
268RWTCNT_D: .word 0x5A00
269