Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 1 | /* |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 2 | * Copyright 2011,2012 Freescale Semiconductor, Inc. |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 3 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <command.h> |
| 9 | #include <netdev.h> |
| 10 | #include <linux/compiler.h> |
| 11 | #include <asm/mmu.h> |
| 12 | #include <asm/processor.h> |
| 13 | #include <asm/cache.h> |
| 14 | #include <asm/immap_85xx.h> |
| 15 | #include <asm/fsl_law.h> |
| 16 | #include <asm/fsl_serdes.h> |
| 17 | #include <asm/fsl_portals.h> |
| 18 | #include <asm/fsl_liodn.h> |
Mingkai Hu | 0787ecc | 2011-07-19 16:20:13 +0800 | [diff] [blame] | 19 | #include <fm_eth.h> |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 20 | |
| 21 | extern void pci_of_setup(void *blob, bd_t *bd); |
| 22 | |
| 23 | #include "cpld.h" |
| 24 | |
| 25 | DECLARE_GLOBAL_DATA_PTR; |
| 26 | |
| 27 | int checkboard(void) |
| 28 | { |
| 29 | u8 sw; |
Simon Glass | 67ac13b | 2012-12-13 20:48:48 +0000 | [diff] [blame] | 30 | struct cpu_type *cpu = gd->arch.cpu; |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 31 | unsigned int i; |
| 32 | |
| 33 | printf("Board: %sRDB, ", cpu->name); |
| 34 | printf("CPLD version: %d.%d ", CPLD_READ(cpld_ver), |
| 35 | CPLD_READ(cpld_ver_sub)); |
| 36 | |
| 37 | sw = CPLD_READ(fbank_sel); |
| 38 | printf("vBank: %d\n", sw & 0x1); |
| 39 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 40 | /* |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 41 | * Display the actual SERDES reference clocks as configured by the |
| 42 | * dip switches on the board. Note that the SWx registers could |
| 43 | * technically be set to force the reference clocks to match the |
| 44 | * values that the SERDES expects (or vice versa). For now, however, |
| 45 | * we just display both values and hope the user notices when they |
| 46 | * don't match. |
| 47 | */ |
| 48 | puts("SERDES Reference Clocks: "); |
| 49 | sw = in_8(&CPLD_SW(2)) >> 2; |
| 50 | for (i = 0; i < 2; i++) { |
Shaohui Xie | 4497861 | 2011-12-02 09:38:12 +0800 | [diff] [blame] | 51 | static const char * const freq[][3] = {{"0", "100", "125"}, |
| 52 | {"100", "156.25", "125"} |
| 53 | }; |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 54 | unsigned int clock = (sw >> (2 * i)) & 3; |
| 55 | |
Shaohui Xie | 4497861 | 2011-12-02 09:38:12 +0800 | [diff] [blame] | 56 | printf("Bank%u=%sMhz ", i+1, freq[i][clock]); |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 57 | } |
| 58 | puts("\n"); |
| 59 | |
| 60 | return 0; |
| 61 | } |
| 62 | |
| 63 | int board_early_init_f(void) |
| 64 | { |
| 65 | ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 66 | |
| 67 | /* board only uses the DDR_MCK0/1, so disable the DDR_MCK2/3 */ |
| 68 | setbits_be32(&gur->ddrclkdr, 0x000f000f); |
| 69 | |
| 70 | return 0; |
| 71 | } |
| 72 | |
Shaohui Xie | 220d506 | 2012-12-03 21:36:32 +0000 | [diff] [blame] | 73 | #define CPLD_LANE_A_SEL 0x1 |
| 74 | #define CPLD_LANE_G_SEL 0x2 |
| 75 | #define CPLD_LANE_C_SEL 0x4 |
| 76 | #define CPLD_LANE_D_SEL 0x8 |
| 77 | |
| 78 | void board_config_lanes_mux(void) |
| 79 | { |
| 80 | ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR; |
| 81 | int srds_prtcl = (in_be32(&gur->rcwsr[4]) & |
| 82 | FSL_CORENET_RCWSR4_SRDS_PRTCL) >> 26; |
| 83 | |
| 84 | u8 mux = 0; |
| 85 | switch (srds_prtcl) { |
| 86 | case 0x2: |
| 87 | case 0x5: |
| 88 | case 0x9: |
| 89 | case 0xa: |
| 90 | case 0xf: |
| 91 | break; |
| 92 | case 0x8: |
| 93 | mux |= CPLD_LANE_C_SEL | CPLD_LANE_D_SEL; |
| 94 | break; |
| 95 | case 0x14: |
| 96 | mux |= CPLD_LANE_A_SEL; |
| 97 | break; |
| 98 | case 0x17: |
| 99 | mux |= CPLD_LANE_G_SEL; |
| 100 | break; |
| 101 | case 0x16: |
| 102 | case 0x19: |
| 103 | case 0x1a: |
| 104 | mux |= CPLD_LANE_G_SEL | CPLD_LANE_C_SEL | CPLD_LANE_D_SEL; |
| 105 | break; |
| 106 | case 0x1c: |
| 107 | mux |= CPLD_LANE_G_SEL | CPLD_LANE_A_SEL; |
| 108 | break; |
| 109 | default: |
| 110 | printf("Fman:Unsupported SerDes Protocol 0x%02x\n", srds_prtcl); |
| 111 | break; |
| 112 | } |
| 113 | CPLD_WRITE(serdes_mux, mux); |
| 114 | } |
| 115 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 116 | int board_early_init_r(void) |
| 117 | { |
| 118 | const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; |
York Sun | 9d04568 | 2014-06-24 21:16:20 -0700 | [diff] [blame] | 119 | int flash_esel = find_tlb_idx((void *)flashbase, 1); |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * Remap Boot flash + PROMJET region to caching-inhibited |
| 123 | * so that flash can be erased properly. |
| 124 | */ |
| 125 | |
| 126 | /* Flush d-cache and invalidate i-cache of any FLASH data */ |
| 127 | flush_dcache(); |
| 128 | invalidate_icache(); |
| 129 | |
York Sun | 9d04568 | 2014-06-24 21:16:20 -0700 | [diff] [blame] | 130 | if (flash_esel == -1) { |
| 131 | /* very unlikely unless something is messed up */ |
| 132 | puts("Error: Could not find TLB for FLASH BASE\n"); |
| 133 | flash_esel = 2; /* give our best effort to continue */ |
| 134 | } else { |
| 135 | /* invalidate existing TLB entry for flash + promjet */ |
| 136 | disable_tlb(flash_esel); |
| 137 | } |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 138 | |
| 139 | set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, |
| 140 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 141 | 0, flash_esel, BOOKE_PAGESZ_256M, 1); |
| 142 | |
| 143 | set_liodns(); |
| 144 | setup_portals(); |
Shaohui Xie | 220d506 | 2012-12-03 21:36:32 +0000 | [diff] [blame] | 145 | board_config_lanes_mux(); |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 146 | |
| 147 | return 0; |
| 148 | } |
| 149 | |
Shaohui Xie | 44d50f0 | 2011-09-13 17:55:11 +0800 | [diff] [blame] | 150 | unsigned long get_board_sys_clk(unsigned long dummy) |
| 151 | { |
| 152 | u8 sysclk_conf = CPLD_READ(sysclk_sw1); |
| 153 | |
| 154 | switch (sysclk_conf & 0x7) { |
| 155 | case CPLD_SYSCLK_83: |
| 156 | return 83333333; |
| 157 | case CPLD_SYSCLK_100: |
| 158 | return 100000000; |
| 159 | default: |
| 160 | return 66666666; |
| 161 | } |
| 162 | } |
| 163 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 164 | #define NUM_SRDS_BANKS 2 |
| 165 | |
| 166 | int misc_init_r(void) |
| 167 | { |
| 168 | serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR; |
| 169 | u32 actual[NUM_SRDS_BANKS]; |
| 170 | unsigned int i; |
| 171 | u8 sw; |
Shaohui Xie | 4497861 | 2011-12-02 09:38:12 +0800 | [diff] [blame] | 172 | static const int freq[][3] = { |
| 173 | {0, SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_125}, |
| 174 | {SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_156_25, |
| 175 | SRDS_PLLCR0_RFCK_SEL_125} |
| 176 | }; |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 177 | |
| 178 | sw = in_8(&CPLD_SW(2)) >> 2; |
| 179 | for (i = 0; i < NUM_SRDS_BANKS; i++) { |
| 180 | unsigned int clock = (sw >> (2 * i)) & 3; |
Shaohui Xie | 4497861 | 2011-12-02 09:38:12 +0800 | [diff] [blame] | 181 | if (clock == 0x3) { |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 182 | printf("Warning: SDREFCLK%u switch setting of '11' is " |
| 183 | "unsupported\n", i + 1); |
| 184 | break; |
| 185 | } |
Shaohui Xie | 4497861 | 2011-12-02 09:38:12 +0800 | [diff] [blame] | 186 | if (i == 0 && clock == 0) |
| 187 | puts("Warning: SDREFCLK1 switch setting of" |
| 188 | "'00' is unsupported\n"); |
| 189 | else |
| 190 | actual[i] = freq[i][clock]; |
Shaohui Xie | f9539a9 | 2013-03-25 07:40:18 +0000 | [diff] [blame] | 191 | |
| 192 | /* |
| 193 | * PC board uses a different CPLD with PB board, this CPLD |
| 194 | * has cpld_ver_sub = 1, and pcba_ver = 5. But CPLD on PB |
| 195 | * board has cpld_ver_sub = 0, and pcba_ver = 4. |
| 196 | */ |
| 197 | if ((i == 1) && (CPLD_READ(cpld_ver_sub) == 1) && |
| 198 | (CPLD_READ(pcba_ver) == 5)) { |
| 199 | /* PC board bank2 frequency */ |
| 200 | actual[i] = freq[i-1][clock]; |
| 201 | } |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 202 | } |
| 203 | |
| 204 | for (i = 0; i < NUM_SRDS_BANKS; i++) { |
| 205 | u32 expected = in_be32(®s->bank[i].pllcr0); |
| 206 | expected &= SRDS_PLLCR0_RFCK_SEL_MASK; |
| 207 | if (expected != actual[i]) { |
| 208 | printf("Warning: SERDES bank %u expects reference clock" |
| 209 | " %sMHz, but actual is %sMHz\n", i + 1, |
| 210 | serdes_clock_to_string(expected), |
| 211 | serdes_clock_to_string(actual[i])); |
| 212 | } |
| 213 | } |
| 214 | |
| 215 | return 0; |
| 216 | } |
| 217 | |
Simon Glass | e895a4b | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 218 | int ft_board_setup(void *blob, bd_t *bd) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 219 | { |
| 220 | phys_addr_t base; |
| 221 | phys_size_t size; |
| 222 | |
| 223 | ft_cpu_setup(blob, bd); |
| 224 | |
| 225 | base = getenv_bootm_low(); |
| 226 | size = getenv_bootm_size(); |
| 227 | |
| 228 | fdt_fixup_memory(blob, (u64)base, (u64)size); |
| 229 | |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 230 | #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) |
| 231 | fdt_fixup_dr_usb(blob, bd); |
| 232 | #endif |
| 233 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 234 | #ifdef CONFIG_PCI |
| 235 | pci_of_setup(blob, bd); |
| 236 | #endif |
| 237 | |
| 238 | fdt_fixup_liodn(blob); |
Mingkai Hu | 0787ecc | 2011-07-19 16:20:13 +0800 | [diff] [blame] | 239 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 240 | fdt_fixup_fman_ethernet(blob); |
| 241 | #endif |
Simon Glass | e895a4b | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 242 | |
| 243 | return 0; |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 244 | } |