blob: 337be439a3919a2b544e8dd36f9fc035bd9806db [file] [log] [blame]
Albin Tonnerre2dc851e2009-08-20 16:04:49 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Albin Tonnerre2dc851e2009-08-20 16:04:49 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Copyright (C) 2009
7 * Albin Tonnerre, Free Electrons <albin.tonnerre@free-electrons.com>
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020010 */
11
12#include <common.h>
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020013#include <asm/arch/at91sam9_matrix.h>
14#include <asm/arch/at91sam9_smc.h>
15#include <asm/arch/at91_common.h>
16#include <asm/arch/at91_pmc.h>
17#include <asm/arch/at91_rstc.h>
18#include <asm/arch/gpio.h>
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020019#include <asm/arch/hardware.h>
20
21DECLARE_GLOBAL_DATA_PTR;
22
23/* ------------------------------------------------------------------------- */
24/*
25 * Miscelaneous platform dependent initialisations
26 */
27
28static void tny_a9260_nand_hw_init(void)
29{
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000030 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
31 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
32 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020033 unsigned long csa;
34
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000035 /* Assign CS3 to NAND/SmartMedia Interface */
36 csa = readl(&matrix->ebicsa);
37 csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
38 writel(csa, &matrix->ebicsa);
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020039
40 /* Configure SMC CS3 for NAND/SmartMedia */
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000041 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
42 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
43 &smc->cs[3].setup);
44 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
45 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
46 &smc->cs[3].pulse);
47 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
48 &smc->cs[3].cycle);
49 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
50 AT91_SMC_MODE_EXNW_DISABLE |
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020051#ifdef CONFIG_SYS_NAND_DBW_16
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000052 AT91_SMC_MODE_DBW_16 |
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020053#else /* CONFIG_SYS_NAND_DBW_8 */
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000054 AT91_SMC_MODE_DBW_8 |
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020055#endif
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000056 AT91_SMC_MODE_TDF_CYCLE(2),
57 &smc->cs[3].mode);
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020058
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000059 writel(1 << ATMEL_ID_PIOC, &pmc->pcer);
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020060
61 /* Configure RDY/BSY */
62 at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
63
64 /* Enable NandFlash */
65 at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
66}
67
68int board_init(void)
69{
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020070 /* adress of boot parameters */
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000071 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020072
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000073 at91_seriald_hw_init();
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020074 tny_a9260_nand_hw_init();
75 at91_spi0_hw_init(1 << 5);
76 return 0;
77}
78
79int dram_init(void)
80{
Thomas Petazzoni65b0f872011-08-04 02:48:56 +000081 gd->ram_size = get_ram_size(
82 (void *)CONFIG_SYS_SDRAM_BASE,
83 CONFIG_SYS_SDRAM_SIZE);
Albin Tonnerre2dc851e2009-08-20 16:04:49 +020084 return 0;
85}