blob: 9f2357b0b6072ef581a95db264f734acaa77e7d1 [file] [log] [blame]
wdenk2262cfe2002-11-18 00:14:45 +00001/*
2 * (C) Copyright 2002
3 * Daniel Engström, Omicron Ceti AB, daniel@omicron.se.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
Graeme Russ3ef96de2008-09-07 07:08:42 +100031#define GRUSS_TESTING
wdenk2262cfe2002-11-18 00:14:45 +000032/*
33 * High Level Configuration Options
34 * (easy to change)
35 */
36
37#define CONFIG_X86 1 /* This is a X86 CPU */
wdenk7a8e9bed2003-05-31 18:35:21 +000038#define CONFIG_SC520 1 /* Include support for AMD SC520 */
39#define CONFIG_ALI152X 1 /* Include support for Ali 152x SIO */
wdenk2262cfe2002-11-18 00:14:45 +000040
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_SDRAM_PRECHARGE_DELAY 6 /* 6T */
42#define CONFIG_SYS_SDRAM_REFRESH_RATE 78 /* 7.8uS (choices are 7.8, 15.6, 31.2 or 62.5uS) */
43#define CONFIG_SYS_SDRAM_RAS_CAS_DELAY 3 /* 3T */
wdenk2262cfe2002-11-18 00:14:45 +000044
45/* define at most one of these */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#undef CONFIG_SYS_SDRAM_CAS_LATENCY_2T
47#define CONFIG_SYS_SDRAM_CAS_LATENCY_3T
wdenk2262cfe2002-11-18 00:14:45 +000048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_SC520_HIGH_SPEED 0 /* 100 or 133MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#undef CONFIG_SYS_RESET_SC520 /* use SC520 MMCR's to reset cpu */
51#undef CONFIG_SYS_TIMER_SC520 /* use SC520 swtimers */
52#define CONFIG_SYS_TIMER_GENERIC 1 /* use the i8254 PIT timers */
53#undef CONFIG_SYS_TIMER_TSC /* use the Pentium TSC timers */
54#define CONFIG_SYS_USE_SIO_UART 0 /* prefer the uarts on the SIO to those
wdenk2262cfe2002-11-18 00:14:45 +000055 * in the SC520 on the CDP */
56
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_STACK_SIZE 0x8000 /* Size of bootloader stack */
wdenk2262cfe2002-11-18 00:14:45 +000058
59#define CONFIG_SHOW_BOOT_PROGRESS 1
60#define CONFIG_LAST_STAGE_INIT 1
61
62/*
63 * Size of malloc() pool
64 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020065#define CONFIG_MALLOC_SIZE (CONFIG_ENV_SIZE + 128*1024)
wdenk2262cfe2002-11-18 00:14:45 +000066
wdenk2262cfe2002-11-18 00:14:45 +000067#define CONFIG_BAUDRATE 9600
68
Jon Loeliger46da1e92007-07-04 22:33:30 -050069/*
Jon Loeliger079a1362007-07-10 10:12:10 -050070 * BOOTP options
71 */
72#define CONFIG_BOOTP_BOOTFILESIZE
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_GATEWAY
75#define CONFIG_BOOTP_HOSTNAME
76
77
78/*
Jon Loeliger46da1e92007-07-04 22:33:30 -050079 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_PCI
Graeme Russ3ef96de2008-09-07 07:08:42 +100084#ifndef GRUSS_TESTING
Dave Liu8e9bb432008-03-26 22:50:45 +080085#define CONFIG_CMD_SATA
Graeme Russ3ef96de2008-09-07 07:08:42 +100086#else
87#undef CONFIG_CMD_SATA
88#endif
Jon Loeliger46da1e92007-07-04 22:33:30 -050089#define CONFIG_CMD_JFFS2
Jon Loeliger46da1e92007-07-04 22:33:30 -050090#define CONFIG_CMD_NET
91#define CONFIG_CMD_EEPROM
92
wdenk2262cfe2002-11-18 00:14:45 +000093#define CONFIG_BOOTDELAY 15
Wolfgang Denk53677ef2008-05-20 16:00:29 +020094#define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyS0,9600"
wdenk2262cfe2002-11-18 00:14:45 +000095/* #define CONFIG_BOOTCOMMAND "bootm 38000000" */
96
Jon Loeliger46da1e92007-07-04 22:33:30 -050097#if defined(CONFIG_CMD_KGDB)
wdenk2262cfe2002-11-18 00:14:45 +000098#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
99#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
100#endif
101
wdenk2262cfe2002-11-18 00:14:45 +0000102/*
103 * Miscellaneous configurable options
104 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_LONGHELP /* undef to save memory */
106#define CONFIG_SYS_PROMPT "boot > " /* Monitor Command Prompt */
107#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
108#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
109#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
110#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk2262cfe2002-11-18 00:14:45 +0000111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
113#define CONFIG_SYS_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */
wdenk2262cfe2002-11-18 00:14:45 +0000114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
wdenk2262cfe2002-11-18 00:14:45 +0000116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk2262cfe2002-11-18 00:14:45 +0000118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_HZ 1024 /* incrementer freq: 1kHz */
wdenk2262cfe2002-11-18 00:14:45 +0000120
121 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk2262cfe2002-11-18 00:14:45 +0000123
wdenk2262cfe2002-11-18 00:14:45 +0000124/*-----------------------------------------------------------------------
125 * Physical Memory Map
126 */
127#define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of DRAM */
128
wdenk2262cfe2002-11-18 00:14:45 +0000129/*-----------------------------------------------------------------------
130 * FLASH and environment organization
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max number of memory banks */
133#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
wdenk2262cfe2002-11-18 00:14:45 +0000134
135/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
137#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk2262cfe2002-11-18 00:14:45 +0000138
wdenk7a8e9bed2003-05-31 18:35:21 +0000139#define CONFIG_SPI_EEPROM /* Support for SPI EEPROMs (AT25128) */
wdenk8bde7f72003-06-27 21:31:46 +0000140#define CONFIG_MW_EEPROM /* Support for MicroWire EEPROMs (AT93LC46) */
wdenk2262cfe2002-11-18 00:14:45 +0000141
wdenk7a8e9bed2003-05-31 18:35:21 +0000142/* allow to overwrite serial and ethaddr */
143#define CONFIG_ENV_OVERWRITE
144
wdenk7a8e9bed2003-05-31 18:35:21 +0000145/* Environment in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200146#define CONFIG_ENV_IS_IN_EEPROM 1
wdenk7a8e9bed2003-05-31 18:35:21 +0000147#define CONFIG_SPI
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200148#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment EEPROM 16k is SPI is used or 128 bytes if MW is used*/
149#define CONFIG_ENV_OFFSET 0
wdenk7a8e9bed2003-05-31 18:35:21 +0000150#define CONFIG_SC520_CDP_USE_SPI /* Store configuration in the SPI part */
151#undef CONFIG_SC520_CDP_USE_MW /* Store configuration in the MicroWire part */
152#define CONFIG_SPI_X 1
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200153
154/*
155 * JFFS2 partitions
156 */
157/* No command line, one static partition, whole device */
158#undef CONFIG_JFFS2_CMDLINE
159#define CONFIG_JFFS2_DEV "nor0"
160#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
161#define CONFIG_JFFS2_PART_OFFSET 0x00000000
162
163/* mtdparts command line support */
164/*
165#define CONFIG_JFFS2_CMDLINE
166#define MTDIDS_DEFAULT "nor0=SC520CDP Flash Bank #0"
167#define MTDPARTS_DEFAULT "mtdparts=SC520CDP Flash Bank #0:-(jffs2)"
168*/
wdenk7a8e9bed2003-05-31 18:35:21 +0000169
wdenk2262cfe2002-11-18 00:14:45 +0000170/*-----------------------------------------------------------------------
171 * Device drivers
172 */
173#define CONFIG_NET_MULTI /* Multi ethernet cards support */
174#define CONFIG_PCNET
175#define CONFIG_PCNET_79C973
176#define CONFIG_PCNET_79C975
177#define PCNET_HAS_PROM 1
wdenk7a8e9bed2003-05-31 18:35:21 +0000178
wdenk2262cfe2002-11-18 00:14:45 +0000179/************************************************************
mushtaq khan66d9dbe2007-04-20 14:23:02 +0530180*SATA/Native Stuff
181************************************************************/
Graeme Russ3ef96de2008-09-07 07:08:42 +1000182#ifndef GRUSS_TESTING
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_SATA_MAXBUS 2 /*Max Sata buses supported */
184#define CONFIG_SYS_SATA_DEVS_PER_BUS 2 /*Max no. of devices per bus/port */
185#define CONFIG_SYS_SATA_MAX_DEVICE (CONFIG_SYS_SATA_MAXBUS* CONFIG_SYS_SATA_DEVS_PER_BUS)
Jean-Christophe PLAGNIOL-VILLARD1a028062008-08-13 01:40:39 +0200186#define CONFIG_ATA_PIIX 1 /*Supports ata_piix driver */
Graeme Russ3ef96de2008-09-07 07:08:42 +1000187#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#undef CONFIG_SYS_SATA_MAXBUS
189#undef CONFIG_SYS_SATA_DEVS_PER_BUS
190#undef CONFIG_SYS_SATA_MAX_DEVICE
Graeme Russ3ef96de2008-09-07 07:08:42 +1000191#undef CONFIG_ATA_PIIX
192#endif
193
mushtaq khan66d9dbe2007-04-20 14:23:02 +0530194
195/************************************************************
wdenk2262cfe2002-11-18 00:14:45 +0000196 * DISK Partition support
197 ************************************************************/
198#define CONFIG_DOS_PARTITION
199#define CONFIG_MAC_PARTITION
200#define CONFIG_ISO_PARTITION /* Experimental */
201
202/************************************************************
wdenk7a8e9bed2003-05-31 18:35:21 +0000203 * Video/Keyboard support
wdenk2262cfe2002-11-18 00:14:45 +0000204 ************************************************************/
Graeme Russ3ef96de2008-09-07 07:08:42 +1000205#ifndef GRUSS_TESTING
wdenk7a8e9bed2003-05-31 18:35:21 +0000206#define CONFIG_VIDEO /* To enable video controller support */
Graeme Russ3ef96de2008-09-07 07:08:42 +1000207#else
208#undef CONFIG_VIDEO
209#endif
wdenk7a8e9bed2003-05-31 18:35:21 +0000210#define CONFIG_I8042_KBD
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_ISA_IO 0
wdenk2262cfe2002-11-18 00:14:45 +0000212
wdenk2262cfe2002-11-18 00:14:45 +0000213/************************************************************
214 * RTC
215 ***********************************************************/
216#define CONFIG_RTC_MC146818
217#undef CONFIG_WATCHDOG /* watchdog disabled */
218
219/*
220 * PCI stuff
221 */
Graeme Russ3ef96de2008-09-07 07:08:42 +1000222#ifndef GRUSS_TESTING
wdenk2262cfe2002-11-18 00:14:45 +0000223#define CONFIG_PCI /* include pci support */
224#define CONFIG_PCI_PNP /* pci plug-and-play */
225#define CONFIG_PCI_SCAN_SHOW
226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_FIRST_PCI_IRQ 10
228#define CONFIG_SYS_SECOND_PCI_IRQ 9
229#define CONFIG_SYS_THIRD_PCI_IRQ 11
230#define CONFIG_SYS_FORTH_PCI_IRQ 15
Graeme Russ3ef96de2008-09-07 07:08:42 +1000231#else
232#undef CONFIG_PCI
233#undef CONFIG_PCI_PNP
234#undef CONFIG_PCI_SCAN_SHOW
235#endif
236
wdenk7a8e9bed2003-05-31 18:35:21 +0000237
wdenk2262cfe2002-11-18 00:14:45 +0000238#endif /* __CONFIG_H */