blob: f53b6d38278365b39236212c2f3a662f5a28705b [file] [log] [blame]
Heiko Schocher381e4e62008-01-11 01:12:06 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC866 1 /* This is a MPC866 CPU */
37#define CONFIG_MGSUVD 1 /* ...on a mgsuvd board */
38
Heiko Schocher1e8f4e72008-11-20 09:59:09 +010039/* include common defines/options for all Keymile boards */
40#include "keymile-common.h"
Heiko Schocher82afabf2008-03-07 08:15:28 +010041
Heiko Schocher381e4e62008-01-11 01:12:06 +010042#define CONFIG_8xx_GCLK_FREQ 66000000
43
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_SMC_UCODE_PATCH 1 /* Relocate SMC1 */
45#define CONFIG_SYS_SMC_DPMEM_OFFSET 0x1fc0
Heiko Schocher381e4e62008-01-11 01:12:06 +010046#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
47
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_CPM_BOOTCOUNT_ADDR 0x1eb0 /* In case of SMC relocation, the
Heiko Schocherf7e51b22008-10-15 09:41:33 +020049 * default value is not working */
Heiko Schocher381e4e62008-01-11 01:12:06 +010050
Heiko Schocher381e4e62008-01-11 01:12:06 +010051#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010052 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Heiko Schocher381e4e62008-01-11 01:12:06 +010053 "echo"
54
Detlev Zundelc61e0332008-04-03 14:18:48 +020055#define CONFIG_EXTRA_ENV_SETTINGS \
56 "netdev=eth0\0" \
Detlev Zundelf3085722008-04-03 14:18:47 +020057 "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
Detlev Zundelc61e0332008-04-03 14:18:48 +020058 "nfsargs=setenv bootargs root=/dev/nfs rw " \
59 "nfsroot=${serverip}:${rootpath}\0" \
60 "ramargs=setenv bootargs root=/dev/ram rw\0" \
61 "addip=setenv bootargs ${bootargs} " \
62 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
63 ":${hostname}:${netdev}:off panic=1\0" \
64 "flash_nfs=run nfsargs addip;" \
65 "bootm ${kernel_addr}\0" \
66 "flash_self=run ramargs addip;" \
67 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
68 "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
69 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
70 "bootm ${kernel_addr} - ${fdt_addr}\0" \
71 "rootpath=/opt/eldk/ppc_8xx\0" \
72 "bootfile=/tftpboot/mgsuvd/uImage\0" \
73 "fdt_addr=400000\0" \
74 "kernel_addr=200000\0" \
75 "fdt_file=/tftpboot/mgsuvd/mgsuvd.dtb\0" \
76 "load=tftp 200000 ${u-boot}\0" \
77 "update=protect off f0000000 +${filesize};" \
78 "erase f0000000 +${filesize};" \
79 "cp.b 200000 f0000000 ${filesize};" \
80 "protect on f0000000 +${filesize}\0" \
Heiko Schocher381e4e62008-01-11 01:12:06 +010081 ""
Heiko Schocher381e4e62008-01-11 01:12:06 +010082
83#undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
84
85#define CONFIG_TIMESTAMP /* but print image timestmps */
86
87/*
Heiko Schocher381e4e62008-01-11 01:12:06 +010088 * Low Level Configuration Settings
89 * (address mappings, register initial values, etc.)
90 * You should know what you are doing if you make changes here.
91 */
92/*-----------------------------------------------------------------------
93 * Internal Memory Mapped Register
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_IMMR 0xFFF00000
Heiko Schocher381e4e62008-01-11 01:12:06 +010096
97/*-----------------------------------------------------------------------
98 * Definitions for initial stack pointer and data area (in DPRAM)
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
101#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
102#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
103#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
104#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher381e4e62008-01-11 01:12:06 +0100105
106/*-----------------------------------------------------------------------
107 * Start addresses for the final memory configuration
108 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocher381e4e62008-01-11 01:12:06 +0100110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_SDRAM_BASE 0x00000000
112#define CONFIG_SYS_FLASH_BASE 0xf0000000
113#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
114#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
115#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100116
117/*
118 * For booting Linux, the board info and command line data
119 * have to be in the first 8 MB of memory, since this is
120 * the maximum mapped by the Linux kernel during initialization.
121 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100123
124/*-----------------------------------------------------------------------
125 * FLASH organization
126 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
128#define CONFIG_SYS_FLASH_SIZE 32
129#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200130#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100132
133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
135#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100136
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200137#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200138#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
139#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
Heiko Schocher53ebf0c2008-10-17 18:23:27 +0200140#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100141
142/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200143#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
144#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Heiko Schocher381e4e62008-01-11 01:12:06 +0100145
Heiko Schocher381e4e62008-01-11 01:12:06 +0100146/*-----------------------------------------------------------------------
147 * Cache Configuration
148 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100150#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100152#endif
153
154/*-----------------------------------------------------------------------
155 * SYPCR - System Protection Control 11-9
156 * SYPCR can only be written once after reset!
157 *-----------------------------------------------------------------------
158 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_SYPCR 0xffffff89
Heiko Schocher381e4e62008-01-11 01:12:06 +0100161
162/*-----------------------------------------------------------------------
163 * SIUMCR - SIU Module Configuration 11-6
164 *-----------------------------------------------------------------------
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_SIUMCR 0x00610480
Heiko Schocher381e4e62008-01-11 01:12:06 +0100167
168/*-----------------------------------------------------------------------
169 * TBSCR - Time Base Status and Control 11-26
170 *-----------------------------------------------------------------------
171 * Clear Reference Interrupt Status, Timebase freezing enabled
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
Heiko Schocher381e4e62008-01-11 01:12:06 +0100174
175/*-----------------------------------------------------------------------
176 * PISCR - Periodic Interrupt Status and Control 11-31
177 *-----------------------------------------------------------------------
178 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
179 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
Heiko Schocher381e4e62008-01-11 01:12:06 +0100181
182/*-----------------------------------------------------------------------
183 * SCCR - System Clock and reset Control Register 15-27
184 *-----------------------------------------------------------------------
185 * Set clock output, timebase and RTC source and divider,
186 * power management and some other internal clocks
187 */
188#define SCCR_MASK 0x01800000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_SCCR 0x01800000
Heiko Schocher381e4e62008-01-11 01:12:06 +0100190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_DER 0
Heiko Schocher381e4e62008-01-11 01:12:06 +0100192
193/*
194 * Init Memory Controller:
195 *
196 * BR0/1 and OR0/1 (FLASH)
197 */
198
199#define FLASH_BASE0_PRELIM 0xf0000000 /* FLASH bank #0 */
200
201/* used to re-map FLASH both when starting from SRAM or FLASH:
202 * restrict access enough to keep SRAM working (if any)
203 * but not too much to meddle with FLASH accesses
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
206#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
Heiko Schocher381e4e62008-01-11 01:12:06 +0100207
208/*
209 * FLASH timing: Default value of OR0 after reset
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_OR0_PRELIM 0xfe000954
212#define CONFIG_SYS_BR0_PRELIM 0xf0000401
Heiko Schocher381e4e62008-01-11 01:12:06 +0100213
214/*
215 * BR1 and OR1 (SDRAM)
216 *
217 */
218#define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
219#define SDRAM_MAX_SIZE (64 << 20) /* max 64 MB per bank */
220
221/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
Heiko Schocher381e4e62008-01-11 01:12:06 +0100223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_OR1_PRELIM 0xfc000800
225#define CONFIG_SYS_BR1_PRELIM (0x000000C0 | 0x01)
Heiko Schocher381e4e62008-01-11 01:12:06 +0100226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_MPTPR 0x0200
Heiko Schocher381e4e62008-01-11 01:12:06 +0100228/* PTB=16, AMB=001, FIXME 1 RAS precharge cycles, 1 READ loop cycle (not used),
229 1 Write loop Cycle (not used), 1 Timer Loop Cycle */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_MBMR 0x10964111
231#define CONFIG_SYS_MAR 0x00000088
Heiko Schocher381e4e62008-01-11 01:12:06 +0100232
233/*
234 * 4096 Rows from SDRAM example configuration
235 * 1000 factor s -> ms
236 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
237 * 4 Number of refresh cycles per period
238 * 64 Refresh cycle in ms per number of rows
239 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
Heiko Schocher82afabf2008-03-07 08:15:28 +0100241
242/* GPIO/PIGGY on CS3 initialization values
243*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_PIGGY_BASE (0x30000000)
245#define CONFIG_SYS_OR3_PRELIM (0xfe000d24)
246#define CONFIG_SYS_BR3_PRELIM (0x30000401)
Heiko Schocher381e4e62008-01-11 01:12:06 +0100247
248/*
249 * Internal Definitions
250 *
251 * Boot Flags
252 */
253#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
254#define BOOTFLAG_WARM 0x02 /* Software reboot */
255
256#define CONFIG_SCC3_ENET
257#define CONFIG_ETHPRIME "SCC ETHERNET"
258#define CONFIG_HAS_ETH0
259
260/* pass open firmware flat tree */
261#define CONFIG_OF_LIBFDT 1
262#define CONFIG_OF_BOARD_SETUP 1
263
Heiko Schocher381e4e62008-01-11 01:12:06 +0100264#define OF_STDOUT_PATH "/soc/cpm/serial@a80"
265
Heiko Schocher9661bf92008-10-15 09:36:03 +0200266/* enable I2C and select the hardware/software driver */
267#undef CONFIG_HARD_I2C /* I2C with hardware support */
268#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
270#define CONFIG_SYS_I2C_SLAVE 0x7F
Heiko Schocher9661bf92008-10-15 09:36:03 +0200271#define I2C_SOFT_DECLARATIONS
272
273/*
274 * Software (bit-bang) I2C driver configuration
275 */
Heiko Schochera21ca952008-10-17 13:52:51 +0200276#define I2C_BASE_DIR ((u16 *)(CONFIG_SYS_PIGGY_BASE + 0x04))
277#define I2C_BASE_PORT ((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x09))
Heiko Schocher9661bf92008-10-15 09:36:03 +0200278
279#define SDA_BIT 0x40
280#define SCL_BIT 0x80
281#define SDA_CONF 0x1000
282#define SCL_CONF 0x2000
283
284#define I2C_ACTIVE do {} while (0)
285#define I2C_TRISTATE do {} while (0)
Heiko Schochera21ca952008-10-17 13:52:51 +0200286#define I2C_READ ((in_8(I2C_BASE_PORT) & SDA_BIT) == SDA_BIT)
Heiko Schocher9661bf92008-10-15 09:36:03 +0200287#define I2C_SDA(bit) if(bit) { \
Heiko Schochera21ca952008-10-17 13:52:51 +0200288 clrbits(be16, I2C_BASE_DIR, SDA_CONF); \
Heiko Schochercac9cf72008-10-17 12:15:05 +0200289 } else { \
Heiko Schochera21ca952008-10-17 13:52:51 +0200290 clrbits(8, I2C_BASE_PORT, SDA_BIT); \
291 setbits(be16, I2C_BASE_DIR, SDA_CONF); \
Heiko Schochercac9cf72008-10-17 12:15:05 +0200292 }
Heiko Schocher9661bf92008-10-15 09:36:03 +0200293#define I2C_SCL(bit) if(bit) { \
Heiko Schochera21ca952008-10-17 13:52:51 +0200294 clrbits(be16, I2C_BASE_DIR, SCL_CONF); \
Heiko Schochercac9cf72008-10-17 12:15:05 +0200295 } else { \
Heiko Schochera21ca952008-10-17 13:52:51 +0200296 clrbits(8, I2C_BASE_PORT, SCL_BIT); \
297 setbits(be16, I2C_BASE_DIR, SCL_CONF); \
Heiko Schochercac9cf72008-10-17 12:15:05 +0200298 }
Heiko Schocher9661bf92008-10-15 09:36:03 +0200299#define I2C_DELAY udelay(50) /* 1/4 I2C clock duration */
300
301#define CONFIG_I2C_MULTI_BUS 1
302#define CONFIG_I2C_CMD_TREE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_MAX_I2C_BUS 2
304#define CONFIG_SYS_I2C_INIT_BOARD 1
Heiko Schocher67b23a32008-10-15 09:39:47 +0200305#define CONFIG_I2C_MUX 1
Heiko Schocher9661bf92008-10-15 09:36:03 +0200306
Heiko Schocherf2202452008-10-15 09:36:33 +0200307/* EEprom support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
309#define CONFIG_SYS_I2C_MULTI_EEPROMS 1
310#define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
311#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
312#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Heiko Schocher9661bf92008-10-15 09:36:03 +0200313
Heiko Schocher8f64da72008-10-15 09:41:00 +0200314/* Support the IVM EEprom */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_IVM_EEPROM_ADR 0x50
316#define CONFIG_SYS_IVM_EEPROM_MAX_LEN 0x400
317#define CONFIG_SYS_IVM_EEPROM_PAGE_LEN 0x100
Heiko Schocher8f64da72008-10-15 09:41:00 +0200318
Heiko Schochere5e4edd2008-10-15 09:38:07 +0200319/* I2C SYSMON (LM75, AD7414 is almost compatible) */
320#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
321#define CONFIG_DTT_SENSORS {0, 2, 4, 6} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_DTT_MAX_TEMP 70
323#define CONFIG_SYS_DTT_LOW_TEMP -30
324#define CONFIG_SYS_DTT_HYSTERESIS 3
325#define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
Heiko Schochere5e4edd2008-10-15 09:38:07 +0200326
Heiko Schocher381e4e62008-01-11 01:12:06 +0100327#endif /* __CONFIG_H */