blob: 26311741f5fa8b83bb51a9b1a1811571508b5c00 [file] [log] [blame]
Cliff Cai716ebf42008-11-29 18:22:38 -05001/*
2 * Driver for Blackfin on-chip SDH controller
3 *
Cliff Caie54c8202009-11-20 08:24:43 +00004 * Copyright (c) 2008-2009 Analog Devices Inc.
Cliff Cai716ebf42008-11-29 18:22:38 -05005 *
6 * Licensed under the GPL-2 or later.
7 */
8
9#include <common.h>
10#include <malloc.h>
11#include <part.h>
12#include <mmc.h>
13
14#include <asm/io.h>
15#include <asm/errno.h>
16#include <asm/byteorder.h>
17#include <asm/blackfin.h>
Mike Frysingera87589f2010-06-02 05:59:50 -040018#include <asm/portmux.h>
Cliff Cai716ebf42008-11-29 18:22:38 -050019#include <asm/mach-common/bits/sdh.h>
20#include <asm/mach-common/bits/dma.h>
21
Sonic Zhang187f32f2012-08-16 11:26:00 +080022#if defined(__ADSPBF50x__) || defined(__ADSPBF51x__) || defined(__ADSPBF60x__)
Cliff Cai716ebf42008-11-29 18:22:38 -050023# define bfin_read_SDH_CLK_CTL bfin_read_RSI_CLK_CONTROL
24# define bfin_write_SDH_CLK_CTL bfin_write_RSI_CLK_CONTROL
25# define bfin_write_SDH_ARGUMENT bfin_write_RSI_ARGUMENT
26# define bfin_write_SDH_COMMAND bfin_write_RSI_COMMAND
27# define bfin_read_SDH_RESPONSE0 bfin_read_RSI_RESPONSE0
28# define bfin_read_SDH_RESPONSE1 bfin_read_RSI_RESPONSE1
29# define bfin_read_SDH_RESPONSE2 bfin_read_RSI_RESPONSE2
30# define bfin_read_SDH_RESPONSE3 bfin_read_RSI_RESPONSE3
31# define bfin_write_SDH_DATA_TIMER bfin_write_RSI_DATA_TIMER
32# define bfin_write_SDH_DATA_LGTH bfin_write_RSI_DATA_LGTH
33# define bfin_read_SDH_DATA_CTL bfin_read_RSI_DATA_CONTROL
34# define bfin_write_SDH_DATA_CTL bfin_write_RSI_DATA_CONTROL
35# define bfin_read_SDH_STATUS bfin_read_RSI_STATUS
36# define bfin_write_SDH_STATUS_CLR bfin_write_RSI_STATUSCL
37# define bfin_read_SDH_CFG bfin_read_RSI_CONFIG
38# define bfin_write_SDH_CFG bfin_write_RSI_CONFIG
Sonic Zhang187f32f2012-08-16 11:26:00 +080039# if defined(__ADSPBF60x__)
40# define bfin_read_SDH_BLK_SIZE bfin_read_RSI_BLKSZ
41# define bfin_write_SDH_BLK_SIZE bfin_write_RSI_BLKSZ
42# define bfin_write_DMA_START_ADDR bfin_write_DMA10_START_ADDR
43# define bfin_write_DMA_X_COUNT bfin_write_DMA10_X_COUNT
44# define bfin_write_DMA_X_MODIFY bfin_write_DMA10_X_MODIFY
45# define bfin_write_DMA_CONFIG bfin_write_DMA10_CONFIG
46# else
47# define bfin_read_SDH_PWR_CTL bfin_read_RSI_PWR_CONTROL
48# define bfin_write_SDH_PWR_CTL bfin_write_RSI_PWR_CONTROL
Cliff Cai716ebf42008-11-29 18:22:38 -050049# define bfin_write_DMA_START_ADDR bfin_write_DMA4_START_ADDR
50# define bfin_write_DMA_X_COUNT bfin_write_DMA4_X_COUNT
51# define bfin_write_DMA_X_MODIFY bfin_write_DMA4_X_MODIFY
52# define bfin_write_DMA_CONFIG bfin_write_DMA4_CONFIG
Sonic Zhang187f32f2012-08-16 11:26:00 +080053# endif
Mike Frysingera87589f2010-06-02 05:59:50 -040054# define PORTMUX_PINS \
55 { P_RSI_DATA0, P_RSI_DATA1, P_RSI_DATA2, P_RSI_DATA3, P_RSI_CMD, P_RSI_CLK, 0 }
Cliff Cai716ebf42008-11-29 18:22:38 -050056#elif defined(__ADSPBF54x__)
57# define bfin_write_DMA_START_ADDR bfin_write_DMA22_START_ADDR
58# define bfin_write_DMA_X_COUNT bfin_write_DMA22_X_COUNT
59# define bfin_write_DMA_X_MODIFY bfin_write_DMA22_X_MODIFY
60# define bfin_write_DMA_CONFIG bfin_write_DMA22_CONFIG
Mike Frysingera87589f2010-06-02 05:59:50 -040061# define PORTMUX_PINS \
62 { P_SD_D0, P_SD_D1, P_SD_D2, P_SD_D3, P_SD_CLK, P_SD_CMD, 0 }
Cliff Cai716ebf42008-11-29 18:22:38 -050063#else
64# error no support for this proc yet
65#endif
66
Cliff Cai716ebf42008-11-29 18:22:38 -050067static int
Cliff Caie54c8202009-11-20 08:24:43 +000068sdh_send_cmd(struct mmc *mmc, struct mmc_cmd *mmc_cmd)
Cliff Cai716ebf42008-11-29 18:22:38 -050069{
Mike Frysinger6815f542010-06-21 20:56:54 +000070 unsigned int status, timeout;
Cliff Caie54c8202009-11-20 08:24:43 +000071 int cmd = mmc_cmd->cmdidx;
72 int flags = mmc_cmd->resp_type;
73 int arg = mmc_cmd->cmdarg;
Mike Frysinger6815f542010-06-21 20:56:54 +000074 int ret;
75 u16 sdh_cmd;
Cliff Caie54c8202009-11-20 08:24:43 +000076
Mike Frysinger6815f542010-06-21 20:56:54 +000077 sdh_cmd = cmd | CMD_E;
Cliff Cai716ebf42008-11-29 18:22:38 -050078 if (flags & MMC_RSP_PRESENT)
79 sdh_cmd |= CMD_RSP;
Cliff Cai716ebf42008-11-29 18:22:38 -050080 if (flags & MMC_RSP_136)
81 sdh_cmd |= CMD_L_RSP;
Sonic Zhang187f32f2012-08-16 11:26:00 +080082#ifdef RSI_BLKSZ
83 sdh_cmd |= CMD_DATA0_BUSY;
84#endif
Cliff Cai716ebf42008-11-29 18:22:38 -050085
86 bfin_write_SDH_ARGUMENT(arg);
Mike Frysinger6815f542010-06-21 20:56:54 +000087 bfin_write_SDH_COMMAND(sdh_cmd);
Cliff Cai716ebf42008-11-29 18:22:38 -050088
89 /* wait for a while */
Mike Frysinger6815f542010-06-21 20:56:54 +000090 timeout = 0;
Cliff Cai716ebf42008-11-29 18:22:38 -050091 do {
Mike Frysinger6815f542010-06-21 20:56:54 +000092 if (++timeout > 1000000) {
93 status = CMD_TIME_OUT;
94 break;
95 }
Cliff Cai716ebf42008-11-29 18:22:38 -050096 udelay(1);
97 status = bfin_read_SDH_STATUS();
98 } while (!(status & (CMD_SENT | CMD_RESP_END | CMD_TIME_OUT |
99 CMD_CRC_FAIL)));
100
101 if (flags & MMC_RSP_PRESENT) {
Cliff Caie54c8202009-11-20 08:24:43 +0000102 mmc_cmd->response[0] = bfin_read_SDH_RESPONSE0();
Cliff Cai716ebf42008-11-29 18:22:38 -0500103 if (flags & MMC_RSP_136) {
Cliff Caie54c8202009-11-20 08:24:43 +0000104 mmc_cmd->response[1] = bfin_read_SDH_RESPONSE1();
105 mmc_cmd->response[2] = bfin_read_SDH_RESPONSE2();
106 mmc_cmd->response[3] = bfin_read_SDH_RESPONSE3();
Cliff Cai716ebf42008-11-29 18:22:38 -0500107 }
108 }
109
Cliff Caie54c8202009-11-20 08:24:43 +0000110 if (status & CMD_TIME_OUT)
Mike Frysinger6815f542010-06-21 20:56:54 +0000111 ret = TIMEOUT;
Cliff Caie54c8202009-11-20 08:24:43 +0000112 else if (status & CMD_CRC_FAIL && flags & MMC_RSP_CRC)
Mike Frysinger6815f542010-06-21 20:56:54 +0000113 ret = COMM_ERR;
114 else
115 ret = 0;
Cliff Caie54c8202009-11-20 08:24:43 +0000116
Cliff Cai716ebf42008-11-29 18:22:38 -0500117 bfin_write_SDH_STATUS_CLR(CMD_SENT_STAT | CMD_RESP_END_STAT |
118 CMD_TIMEOUT_STAT | CMD_CRC_FAIL_STAT);
Sonic Zhang187f32f2012-08-16 11:26:00 +0800119#ifdef RSI_BLKSZ
120 /* wait till card ready */
121 while (!(bfin_read_RSI_ESTAT() & SD_CARD_READY))
122 continue;
123 bfin_write_RSI_ESTAT(SD_CARD_READY);
124#endif
Mike Frysinger6815f542010-06-21 20:56:54 +0000125
Cliff Cai716ebf42008-11-29 18:22:38 -0500126 return ret;
127}
128
Cliff Caie54c8202009-11-20 08:24:43 +0000129/* set data for single block transfer */
130static int sdh_setup_data(struct mmc *mmc, struct mmc_data *data)
Cliff Cai716ebf42008-11-29 18:22:38 -0500131{
Cliff Caie54c8202009-11-20 08:24:43 +0000132 u16 data_ctl = 0;
133 u16 dma_cfg = 0;
Sonic Zhang21a50372010-12-30 08:38:00 +0000134 unsigned long data_size = data->blocksize * data->blocks;
Cliff Cai716ebf42008-11-29 18:22:38 -0500135
Cliff Caie54c8202009-11-20 08:24:43 +0000136 /* Don't support write yet. */
137 if (data->flags & MMC_DATA_WRITE)
138 return UNUSABLE_ERR;
Sonic Zhang187f32f2012-08-16 11:26:00 +0800139#ifndef RSI_BLKSZ
Sonic Zhang21a50372010-12-30 08:38:00 +0000140 data_ctl |= ((ffs(data_size) - 1) << 4);
Sonic Zhang187f32f2012-08-16 11:26:00 +0800141#else
142 bfin_write_SDH_BLK_SIZE(data_size);
143#endif
Cliff Caie54c8202009-11-20 08:24:43 +0000144 data_ctl |= DTX_DIR;
145 bfin_write_SDH_DATA_CTL(data_ctl);
Sonic Zhang187f32f2012-08-16 11:26:00 +0800146 dma_cfg = WDSIZE_32 | PSIZE_32 | RESTART | WNR | DMAEN;
Cliff Cai716ebf42008-11-29 18:22:38 -0500147
Cliff Cai1fd2d792009-12-07 06:12:11 +0000148 bfin_write_SDH_DATA_TIMER(-1);
Cliff Caie54c8202009-11-20 08:24:43 +0000149
150 blackfin_dcache_flush_invalidate_range(data->dest,
Sonic Zhang21a50372010-12-30 08:38:00 +0000151 data->dest + data_size);
Cliff Caie54c8202009-11-20 08:24:43 +0000152 /* configure DMA */
153 bfin_write_DMA_START_ADDR(data->dest);
Sonic Zhang21a50372010-12-30 08:38:00 +0000154 bfin_write_DMA_X_COUNT(data_size / 4);
Cliff Caie54c8202009-11-20 08:24:43 +0000155 bfin_write_DMA_X_MODIFY(4);
156 bfin_write_DMA_CONFIG(dma_cfg);
Sonic Zhang21a50372010-12-30 08:38:00 +0000157 bfin_write_SDH_DATA_LGTH(data_size);
Cliff Caie54c8202009-11-20 08:24:43 +0000158 /* kick off transfer */
159 bfin_write_SDH_DATA_CTL(bfin_read_SDH_DATA_CTL() | DTX_DMA_E | DTX_E);
160
Sonic Zhang187f32f2012-08-16 11:26:00 +0800161 return 0;
Cliff Cai716ebf42008-11-29 18:22:38 -0500162}
163
Cliff Caie54c8202009-11-20 08:24:43 +0000164
165static int bfin_sdh_request(struct mmc *mmc, struct mmc_cmd *cmd,
166 struct mmc_data *data)
Cliff Cai716ebf42008-11-29 18:22:38 -0500167{
Cliff Caie54c8202009-11-20 08:24:43 +0000168 u32 status;
169 int ret = 0;
Cliff Cai716ebf42008-11-29 18:22:38 -0500170
Sonic Zhang187f32f2012-08-16 11:26:00 +0800171 if (data) {
172 ret = sdh_setup_data(mmc, data);
173 if (ret)
174 return ret;
175 }
176
Cliff Caie54c8202009-11-20 08:24:43 +0000177 ret = sdh_send_cmd(mmc, cmd);
178 if (ret) {
Sonic Zhang187f32f2012-08-16 11:26:00 +0800179 bfin_write_SDH_COMMAND(0);
180 bfin_write_DMA_CONFIG(0);
181 bfin_write_SDH_DATA_CTL(0);
182 SSYNC();
Cliff Caie54c8202009-11-20 08:24:43 +0000183 printf("sending CMD%d failed\n", cmd->cmdidx);
184 return ret;
185 }
Sonic Zhang187f32f2012-08-16 11:26:00 +0800186
Cliff Caie54c8202009-11-20 08:24:43 +0000187 if (data) {
Cliff Cai716ebf42008-11-29 18:22:38 -0500188 do {
189 udelay(1);
190 status = bfin_read_SDH_STATUS();
191 } while (!(status & (DAT_BLK_END | DAT_END | DAT_TIME_OUT | DAT_CRC_FAIL | RX_OVERRUN)));
192
Cliff Caie54c8202009-11-20 08:24:43 +0000193 if (status & DAT_TIME_OUT) {
194 bfin_write_SDH_STATUS_CLR(DAT_TIMEOUT_STAT);
195 ret |= TIMEOUT;
196 } else if (status & (DAT_CRC_FAIL | RX_OVERRUN)) {
197 bfin_write_SDH_STATUS_CLR(DAT_CRC_FAIL_STAT | RX_OVERRUN_STAT);
198 ret |= COMM_ERR;
199 } else
Cliff Cai716ebf42008-11-29 18:22:38 -0500200 bfin_write_SDH_STATUS_CLR(DAT_BLK_END_STAT | DAT_END_STAT);
Cliff Caie54c8202009-11-20 08:24:43 +0000201
202 if (ret) {
203 printf("tranfering data failed\n");
204 return ret;
Cliff Cai716ebf42008-11-29 18:22:38 -0500205 }
206 }
Cliff Cai716ebf42008-11-29 18:22:38 -0500207 return 0;
208}
209
Cliff Caie54c8202009-11-20 08:24:43 +0000210static void sdh_set_clk(unsigned long clk)
Cliff Cai716ebf42008-11-29 18:22:38 -0500211{
Cliff Caie54c8202009-11-20 08:24:43 +0000212 unsigned long sys_clk;
213 unsigned long clk_div;
214 u16 clk_ctl = 0;
Cliff Cai716ebf42008-11-29 18:22:38 -0500215
Cliff Caie54c8202009-11-20 08:24:43 +0000216 clk_ctl = bfin_read_SDH_CLK_CTL();
217 if (clk) {
218 /* setting SD_CLK */
219 sys_clk = get_sclk();
220 bfin_write_SDH_CLK_CTL(clk_ctl & ~CLK_E);
221 if (sys_clk % (2 * clk) == 0)
222 clk_div = sys_clk / (2 * clk) - 1;
223 else
224 clk_div = sys_clk / (2 * clk);
Cliff Cai716ebf42008-11-29 18:22:38 -0500225
Cliff Caie54c8202009-11-20 08:24:43 +0000226 if (clk_div > 0xff)
227 clk_div = 0xff;
228 clk_ctl |= (clk_div & 0xff);
229 clk_ctl |= CLK_E;
230 bfin_write_SDH_CLK_CTL(clk_ctl);
231 } else
232 bfin_write_SDH_CLK_CTL(clk_ctl & ~CLK_E);
Cliff Cai716ebf42008-11-29 18:22:38 -0500233}
234
Cliff Caie54c8202009-11-20 08:24:43 +0000235static void bfin_sdh_set_ios(struct mmc *mmc)
Cliff Cai716ebf42008-11-29 18:22:38 -0500236{
Cliff Caie54c8202009-11-20 08:24:43 +0000237 u16 cfg = 0;
238 u16 clk_ctl = 0;
239
240 if (mmc->bus_width == 4) {
241 cfg = bfin_read_SDH_CFG();
Sonic Zhang187f32f2012-08-16 11:26:00 +0800242#ifndef RSI_BLKSZ
243 cfg &= ~PD_SDDAT3;
244#endif
245 cfg |= PUP_SDDAT3;
Cliff Caie54c8202009-11-20 08:24:43 +0000246 bfin_write_SDH_CFG(cfg);
Sonic Zhang187f32f2012-08-16 11:26:00 +0800247 clk_ctl |= WIDE_BUS_4;
Cliff Caie54c8202009-11-20 08:24:43 +0000248 }
249 bfin_write_SDH_CLK_CTL(clk_ctl);
250 sdh_set_clk(mmc->clock);
251}
252
253static int bfin_sdh_init(struct mmc *mmc)
254{
Mike Frysingera87589f2010-06-02 05:59:50 -0400255 const unsigned short pins[] = PORTMUX_PINS;
Sonic Zhang187f32f2012-08-16 11:26:00 +0800256 int ret;
Mike Frysingera87589f2010-06-02 05:59:50 -0400257
258 /* Initialize sdh controller */
Sonic Zhang187f32f2012-08-16 11:26:00 +0800259 ret = peripheral_request_list(pins, "bfin_sdh");
260 if (ret < 0)
261 return ret;
Cliff Cai716ebf42008-11-29 18:22:38 -0500262#if defined(__ADSPBF54x__)
263 bfin_write_DMAC1_PERIMUX(bfin_read_DMAC1_PERIMUX() | 0x1);
Cliff Cai716ebf42008-11-29 18:22:38 -0500264#endif
265 bfin_write_SDH_CFG(bfin_read_SDH_CFG() | CLKS_EN);
266 /* Disable card detect pin */
267 bfin_write_SDH_CFG((bfin_read_SDH_CFG() & 0x1F) | 0x60);
Sonic Zhang187f32f2012-08-16 11:26:00 +0800268#ifndef RSI_BLKSZ
269 bfin_write_SDH_PWR_CTL(PWR_ON | ROD_CTL);
270#else
271 bfin_write_SDH_CFG(bfin_read_SDH_CFG() | PWR_ON);
272#endif
Cliff Cai716ebf42008-11-29 18:22:38 -0500273 return 0;
274}
275
Cliff Caie54c8202009-11-20 08:24:43 +0000276
277int bfin_mmc_init(bd_t *bis)
Cliff Cai716ebf42008-11-29 18:22:38 -0500278{
Cliff Caie54c8202009-11-20 08:24:43 +0000279 struct mmc *mmc = NULL;
280
281 mmc = malloc(sizeof(struct mmc));
282
283 if (!mmc)
284 return -ENOMEM;
285 sprintf(mmc->name, "Blackfin SDH");
286 mmc->send_cmd = bfin_sdh_request;
287 mmc->set_ios = bfin_sdh_set_ios;
288 mmc->init = bfin_sdh_init;
Thierry Reding48972d92012-01-02 01:15:37 +0000289 mmc->getcd = NULL;
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +0000290 mmc->getwp = NULL;
Cliff Caie54c8202009-11-20 08:24:43 +0000291 mmc->host_caps = MMC_MODE_4BIT;
292
293 mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
294 mmc->f_max = get_sclk();
295 mmc->f_min = mmc->f_max >> 9;
Cliff Caie54c8202009-11-20 08:24:43 +0000296
John Rigby8feafcc2011-04-18 05:50:08 +0000297 mmc->b_max = 0;
298
Cliff Caie54c8202009-11-20 08:24:43 +0000299 mmc_register(mmc);
300
Cliff Cai716ebf42008-11-29 18:22:38 -0500301 return 0;
302}