blob: 637522861ebef3f39ffe513917fc153c866fa96a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Gala47567c22010-04-27 00:05:41 -05002/*
3 * Copyright 2010 Freescale Semiconductor, Inc.
Kumar Gala47567c22010-04-27 00:05:41 -05004 */
5
6#include <config.h>
7#include <common.h>
8#include <asm/io.h>
9#include <asm/immap_85xx.h>
10#include <asm/fsl_serdes.h>
11
12#define SRDS1_MAX_LANES 4
13
14static u32 serdes1_prtcl_map;
15
16static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
17 [0x0] = {PCIE1, NONE, NONE, NONE},
18 [0x1] = {SRIO1, SRIO2, SGMII_TSEC1, SGMII_TSEC2},
19 [0x2] = {SRIO1, SRIO2, SGMII_TSEC1, SGMII_TSEC2},
20 [0x3] = {SRIO1, SRIO2, NONE, NONE},
21 [0x4] = {PCIE1, NONE, SGMII_TSEC1, SGMII_TSEC2},
22 [0x5] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
23 [0x6] = {PCIE1, NONE, SRIO1, SRIO2},
24 [0x7] = {PCIE1, PCIE1, SRIO1, SRIO2},
25 [0x8] = {PCIE1, PCIE1, SRIO1, SRIO2},
26 [0x9] = {SRIO1, SRIO1, SRIO1, SRIO1},
27 [0xa] = {SRIO1, SRIO1, SRIO1, SRIO1},
28 [0xb] = {SRIO1, SRIO1, SRIO1, SRIO1},
29 [0xc] = {PCIE1, SRIO1, SGMII_TSEC1, SGMII_TSEC2},
30 [0xf] = {PCIE1, PCIE1, PCIE1, PCIE1},
31};
32
33int is_serdes_configured(enum srds_prtcl prtcl)
34{
Hou Zhiqiang71fe2222016-08-02 19:03:22 +080035 if (!(serdes1_prtcl_map & (1 << NONE)))
36 fsl_serdes_init();
37
Kumar Gala47567c22010-04-27 00:05:41 -050038 return (1 << prtcl) & serdes1_prtcl_map;
39}
40
41void fsl_serdes_init(void)
42{
43 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
44 u32 pordevsr = in_be32(&gur->pordevsr);
45 u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
46 MPC85xx_PORDEVSR_IO_SEL_SHIFT;
47 int lane;
48
Hou Zhiqiang71fe2222016-08-02 19:03:22 +080049 if (serdes1_prtcl_map & (1 << NONE))
50 return;
51
Kumar Gala47567c22010-04-27 00:05:41 -050052 debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
53
Axel Line51e47d2013-05-26 15:00:30 +080054 if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
Kumar Gala47567c22010-04-27 00:05:41 -050055 printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
56 return;
57 }
58
59 for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
60 enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
61 serdes1_prtcl_map |= (1 << lane_prtcl);
62 }
Hou Zhiqiang71fe2222016-08-02 19:03:22 +080063
64 /* Set the first bit to indicate serdes has been initialized */
65 serdes1_prtcl_map |= (1 << NONE);
Kumar Gala47567c22010-04-27 00:05:41 -050066}