Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Thomas Chou <thomas@wytron.com.tw> |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
Sean Anderson | a5d4f86 | 2020-10-04 21:39:52 -0400 | [diff] [blame] | 7 | #include <clk.h> |
Sean Anderson | 3576121 | 2020-09-28 10:52:22 -0400 | [diff] [blame] | 8 | #include <cpu.h> |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 9 | #include <dm.h> |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 10 | #include <dm/lists.h> |
Sean Anderson | a5d4f86 | 2020-10-04 21:39:52 -0400 | [diff] [blame] | 11 | #include <dm/device_compat.h> |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 12 | #include <dm/device-internal.h> |
Philipp Tomsich | b61e8b0 | 2017-09-11 22:04:10 +0200 | [diff] [blame] | 13 | #include <dm/root.h> |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 14 | #include <errno.h> |
Sean Anderson | a5d4f86 | 2020-10-04 21:39:52 -0400 | [diff] [blame] | 15 | #include <init.h> |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 16 | #include <timer.h> |
Simon Glass | 61b29b8 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 17 | #include <linux/err.h> |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 18 | |
Bin Meng | 579eb5a | 2015-11-13 00:11:15 -0800 | [diff] [blame] | 19 | DECLARE_GLOBAL_DATA_PTR; |
| 20 | |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 21 | /* |
Bin Meng | 435ae76 | 2015-11-13 00:11:14 -0800 | [diff] [blame] | 22 | * Implement a timer uclass to work with lib/time.c. The timer is usually |
Bin Meng | 9ca07eb | 2015-11-24 13:31:17 -0700 | [diff] [blame] | 23 | * a 32/64 bits free-running up counter. The get_rate() method is used to get |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 24 | * the input clock frequency of the timer. The get_count() method is used |
Bin Meng | 9ca07eb | 2015-11-24 13:31:17 -0700 | [diff] [blame] | 25 | * to get the current 64 bits count value. If the hardware is counting down, |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 26 | * the value should be inversed inside the method. There may be no real |
| 27 | * tick, and no timer interrupt. |
| 28 | */ |
| 29 | |
Simon Glass | 4f05182 | 2016-02-24 09:14:48 -0700 | [diff] [blame] | 30 | int notrace timer_get_count(struct udevice *dev, u64 *count) |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 31 | { |
| 32 | const struct timer_ops *ops = device_get_ops(dev); |
| 33 | |
| 34 | if (!ops->get_count) |
| 35 | return -ENOSYS; |
| 36 | |
Sean Anderson | 8af7bb9 | 2020-10-07 14:37:44 -0400 | [diff] [blame] | 37 | *count = ops->get_count(dev); |
| 38 | return 0; |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 39 | } |
| 40 | |
Simon Glass | 4f05182 | 2016-02-24 09:14:48 -0700 | [diff] [blame] | 41 | unsigned long notrace timer_get_rate(struct udevice *dev) |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 42 | { |
Simon Glass | 0fd3d91 | 2020-12-22 19:30:28 -0700 | [diff] [blame] | 43 | struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev); |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 44 | |
| 45 | return uc_priv->clock_rate; |
| 46 | } |
| 47 | |
Bin Meng | 579eb5a | 2015-11-13 00:11:15 -0800 | [diff] [blame] | 48 | static int timer_pre_probe(struct udevice *dev) |
| 49 | { |
Philipp Tomsich | b1a1600 | 2017-07-28 17:19:58 +0200 | [diff] [blame] | 50 | #if !CONFIG_IS_ENABLED(OF_PLATDATA) |
Bin Meng | 579eb5a | 2015-11-13 00:11:15 -0800 | [diff] [blame] | 51 | struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev); |
Zakharov Vlad | a5acafb | 2016-12-09 17:18:32 +0300 | [diff] [blame] | 52 | struct clk timer_clk; |
| 53 | int err; |
| 54 | ulong ret; |
Bin Meng | 579eb5a | 2015-11-13 00:11:15 -0800 | [diff] [blame] | 55 | |
Bin Meng | 7efb4a6 | 2019-07-05 09:23:15 -0700 | [diff] [blame] | 56 | /* It is possible that a timer device has a null ofnode */ |
Simon Glass | 7d14ee4 | 2020-12-19 10:40:13 -0700 | [diff] [blame] | 57 | if (!dev_has_ofnode(dev)) |
Bin Meng | 7efb4a6 | 2019-07-05 09:23:15 -0700 | [diff] [blame] | 58 | return 0; |
| 59 | |
Zakharov Vlad | a5acafb | 2016-12-09 17:18:32 +0300 | [diff] [blame] | 60 | err = clk_get_by_index(dev, 0, &timer_clk); |
| 61 | if (!err) { |
| 62 | ret = clk_get_rate(&timer_clk); |
| 63 | if (IS_ERR_VALUE(ret)) |
| 64 | return ret; |
| 65 | uc_priv->clock_rate = ret; |
Philipp Tomsich | b61e8b0 | 2017-09-11 22:04:10 +0200 | [diff] [blame] | 66 | } else { |
| 67 | uc_priv->clock_rate = |
| 68 | dev_read_u32_default(dev, "clock-frequency", 0); |
| 69 | } |
Philipp Tomsich | b1a1600 | 2017-07-28 17:19:58 +0200 | [diff] [blame] | 70 | #endif |
Bin Meng | 579eb5a | 2015-11-13 00:11:15 -0800 | [diff] [blame] | 71 | |
| 72 | return 0; |
| 73 | } |
| 74 | |
Stephen Warren | 0a7edce | 2016-01-06 10:33:03 -0700 | [diff] [blame] | 75 | static int timer_post_probe(struct udevice *dev) |
| 76 | { |
| 77 | struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev); |
| 78 | |
| 79 | if (!uc_priv->clock_rate) |
| 80 | return -EINVAL; |
| 81 | |
| 82 | return 0; |
| 83 | } |
| 84 | |
Sean Anderson | 3576121 | 2020-09-28 10:52:22 -0400 | [diff] [blame] | 85 | /* |
| 86 | * TODO: should be CONFIG_IS_ENABLED(CPU), but the SPL config has _SUPPORT on |
| 87 | * the end... |
| 88 | */ |
| 89 | #if defined(CONFIG_CPU) || defined(CONFIG_SPL_CPU_SUPPORT) |
| 90 | int timer_timebase_fallback(struct udevice *dev) |
| 91 | { |
| 92 | struct udevice *cpu; |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 93 | struct cpu_plat *cpu_plat; |
Sean Anderson | 3576121 | 2020-09-28 10:52:22 -0400 | [diff] [blame] | 94 | struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev); |
| 95 | |
| 96 | /* Did we get our clock rate from the device tree? */ |
| 97 | if (uc_priv->clock_rate) |
| 98 | return 0; |
| 99 | |
| 100 | /* Fall back to timebase-frequency */ |
| 101 | dev_dbg(dev, "missing clocks or clock-frequency property; falling back on timebase-frequency\n"); |
| 102 | cpu = cpu_get_current_dev(); |
| 103 | if (!cpu) |
| 104 | return -ENODEV; |
| 105 | |
Simon Glass | caa4daa | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 106 | cpu_plat = dev_get_parent_plat(cpu); |
Sean Anderson | 3576121 | 2020-09-28 10:52:22 -0400 | [diff] [blame] | 107 | if (!cpu_plat) |
| 108 | return -ENODEV; |
| 109 | |
| 110 | uc_priv->clock_rate = cpu_plat->timebase_freq; |
| 111 | return 0; |
| 112 | } |
| 113 | #endif |
| 114 | |
Bin Meng | 9ca07eb | 2015-11-24 13:31:17 -0700 | [diff] [blame] | 115 | u64 timer_conv_64(u32 count) |
| 116 | { |
| 117 | /* increment tbh if tbl has rolled over */ |
| 118 | if (count < gd->timebase_l) |
| 119 | gd->timebase_h++; |
| 120 | gd->timebase_l = count; |
| 121 | return ((u64)gd->timebase_h << 32) | gd->timebase_l; |
| 122 | } |
| 123 | |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 124 | int notrace dm_timer_init(void) |
| 125 | { |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 126 | struct udevice *dev = NULL; |
Philipp Tomsich | b61e8b0 | 2017-09-11 22:04:10 +0200 | [diff] [blame] | 127 | __maybe_unused ofnode node; |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 128 | int ret; |
| 129 | |
| 130 | if (gd->timer) |
| 131 | return 0; |
| 132 | |
Philipp Tomsich | af82315 | 2017-09-11 22:04:11 +0200 | [diff] [blame] | 133 | /* |
| 134 | * Directly access gd->dm_root to suppress error messages, if the |
| 135 | * virtual root driver does not yet exist. |
| 136 | */ |
| 137 | if (gd->dm_root == NULL) |
| 138 | return -EAGAIN; |
| 139 | |
Philipp Tomsich | b1a1600 | 2017-07-28 17:19:58 +0200 | [diff] [blame] | 140 | #if !CONFIG_IS_ENABLED(OF_PLATDATA) |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 141 | /* Check for a chosen timer to be used for tick */ |
Philipp Tomsich | b61e8b0 | 2017-09-11 22:04:10 +0200 | [diff] [blame] | 142 | node = ofnode_get_chosen_node("tick-timer"); |
| 143 | |
| 144 | if (ofnode_valid(node) && |
| 145 | uclass_get_device_by_ofnode(UCLASS_TIMER, node, &dev)) { |
| 146 | /* |
| 147 | * If the timer is not marked to be bound before |
| 148 | * relocation, bind it anyway. |
| 149 | */ |
Bin Meng | 8d773c4 | 2018-10-10 22:06:58 -0700 | [diff] [blame] | 150 | if (!lists_bind_fdt(dm_root(), node, &dev, false)) { |
Philipp Tomsich | b61e8b0 | 2017-09-11 22:04:10 +0200 | [diff] [blame] | 151 | ret = device_probe(dev); |
| 152 | if (ret) |
| 153 | return ret; |
| 154 | } |
| 155 | } |
Philipp Tomsich | b1a1600 | 2017-07-28 17:19:58 +0200 | [diff] [blame] | 156 | #endif |
Philipp Tomsich | b61e8b0 | 2017-09-11 22:04:10 +0200 | [diff] [blame] | 157 | |
| 158 | if (!dev) { |
| 159 | /* Fall back to the first available timer */ |
Simon Glass | 3f603cb | 2016-02-11 13:23:26 -0700 | [diff] [blame] | 160 | ret = uclass_first_device_err(UCLASS_TIMER, &dev); |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 161 | if (ret) |
| 162 | return ret; |
Mugunthan V N | c833697 | 2016-01-16 21:33:58 +0530 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | if (dev) { |
| 166 | gd->timer = dev; |
| 167 | return 0; |
| 168 | } |
| 169 | |
| 170 | return -ENODEV; |
| 171 | } |
| 172 | |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 173 | UCLASS_DRIVER(timer) = { |
| 174 | .id = UCLASS_TIMER, |
| 175 | .name = "timer", |
Bin Meng | 579eb5a | 2015-11-13 00:11:15 -0800 | [diff] [blame] | 176 | .pre_probe = timer_pre_probe, |
Mugunthan V N | a5d8011 | 2015-12-24 16:08:06 +0530 | [diff] [blame] | 177 | .flags = DM_UC_FLAG_SEQ_ALIAS, |
Stephen Warren | 0a7edce | 2016-01-06 10:33:03 -0700 | [diff] [blame] | 178 | .post_probe = timer_post_probe, |
Simon Glass | 41575d8 | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 179 | .per_device_auto = sizeof(struct timer_dev_priv), |
Thomas Chou | c8a7ba9 | 2015-10-09 13:46:34 +0800 | [diff] [blame] | 180 | }; |