blob: 0af0127cd4773fef1efb5837518a7d97920f9ae7 [file] [log] [blame]
Bo Shenf7fa2f32012-07-05 17:21:46 +00001/*
2 * Copyright (C) 2012 Atmel Corporation
3 *
4 * Configuation settings for the AT91SAM9X5EK board.
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Bo Shenf7fa2f32012-07-05 17:21:46 +00007 */
8
9#ifndef __CONFIG_H__
10#define __CONFIG_H__
11
Bo Shenf7fa2f32012-07-05 17:21:46 +000012/* ARM asynchronous clock */
13#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
14#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* 12 MHz crystal */
Bo Shenf7fa2f32012-07-05 17:21:46 +000015
Bo Shenf7fa2f32012-07-05 17:21:46 +000016#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
17#define CONFIG_SETUP_MEMORY_TAGS
18#define CONFIG_INITRD_TAG
19#define CONFIG_SKIP_LOWLEVEL_INIT
Bo Shenf7fa2f32012-07-05 17:21:46 +000020
21/* general purpose I/O */
22#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Bo Shenf7fa2f32012-07-05 17:21:46 +000023
Bo Shenf7fa2f32012-07-05 17:21:46 +000024/*
25 * BOOTP options
26 */
27#define CONFIG_BOOTP_BOOTFILESIZE
Bo Shenf7fa2f32012-07-05 17:21:46 +000028
29/*
Tom Rini8850c5d2017-05-12 22:33:27 -040030 * define CONFIG_USB_EHCI_HCD to enable USB Hi-Speed (aka 2.0)
Richard Genoudb030e732012-11-29 23:18:34 +000031 * NB: in this case, USB 1.1 devices won't be recognized.
32 */
33
Bo Shenf7fa2f32012-07-05 17:21:46 +000034/* SDRAM */
35#define CONFIG_NR_DRAM_BANKS 1
36#define CONFIG_SYS_SDRAM_BASE 0x20000000
37#define CONFIG_SYS_SDRAM_SIZE 0x08000000 /* 128 megs */
38
39#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yang74631b62017-04-18 14:51:54 +080040 (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Bo Shenf7fa2f32012-07-05 17:21:46 +000041
42/* DataFlash */
Bo Shen1d7442e2012-08-19 20:32:24 +000043#ifdef CONFIG_CMD_SF
Bo Shen1d7442e2012-08-19 20:32:24 +000044#define CONFIG_SF_DEFAULT_SPEED 30000000
Bo Shenf7fa2f32012-07-05 17:21:46 +000045#endif
46
Bo Shenf7fa2f32012-07-05 17:21:46 +000047/* NAND flash */
48#ifdef CONFIG_CMD_NAND
49#define CONFIG_NAND_ATMEL
50#define CONFIG_SYS_MAX_NAND_DEVICE 1
51#define CONFIG_SYS_NAND_BASE 0x40000000
52#define CONFIG_SYS_NAND_DBW_8 1
53/* our ALE is AD21 */
54#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
55/* our CLE is AD22 */
56#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
57#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD4
58#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PD5
59
Tom Rini8f1a80e2017-07-28 21:31:42 -040060#define CONFIG_MTD_DEVICE
61#define CONFIG_MTD_PARTITIONS
62#endif
63
Wu, Joshdf953212012-08-23 00:05:38 +000064/* PMECC & PMERRLOC */
65#define CONFIG_ATMEL_NAND_HWECC 1
66#define CONFIG_ATMEL_NAND_HW_PMECC 1
67#define CONFIG_PMECC_CAP 2
68#define CONFIG_PMECC_SECTOR_SIZE 512
Wu, Joshdf953212012-08-23 00:05:38 +000069
Richard Genoudb030e732012-11-29 23:18:34 +000070/* USB */
71#ifdef CONFIG_CMD_USB
Tom Rini8850c5d2017-05-12 22:33:27 -040072#ifndef CONFIG_USB_EHCI_HCD
Bo Shendcd2f1a2013-10-21 16:14:00 +080073#define CONFIG_USB_ATMEL
74#define CONFIG_USB_ATMEL_CLK_SEL_UPLL
Richard Genoudb030e732012-11-29 23:18:34 +000075#define CONFIG_USB_OHCI_NEW
76#define CONFIG_SYS_USB_OHCI_CPU_INIT
77#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_BASE_OHCI
78#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9x5"
79#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
80#endif
Richard Genoudb030e732012-11-29 23:18:34 +000081#endif
82
Bo Shenf7fa2f32012-07-05 17:21:46 +000083#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
84
85#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
86#define CONFIG_SYS_MEMTEST_END 0x26e00000
87
Wenyou Yang55415432017-09-14 11:07:44 +080088#ifdef CONFIG_NAND_BOOT
Bo Shenf7fa2f32012-07-05 17:21:46 +000089/* bootstrap + u-boot + env + linux in nandflash */
Wenyou Yang74631b62017-04-18 14:51:54 +080090#define CONFIG_ENV_OFFSET 0x120000
Bo Shenf7fa2f32012-07-05 17:21:46 +000091#define CONFIG_ENV_OFFSET_REDUND 0x100000
92#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
93#define CONFIG_BOOTCOMMAND "nand read " \
94 "0x22000000 0x200000 0x300000; " \
95 "bootm 0x22000000"
Wenyou Yang55415432017-09-14 11:07:44 +080096#elif defined(CONFIG_SPI_BOOT)
Bo Shen1d7442e2012-08-19 20:32:24 +000097/* bootstrap + u-boot + env + linux in spi flash */
Bo Shen1d7442e2012-08-19 20:32:24 +000098#define CONFIG_ENV_OFFSET 0x5000
99#define CONFIG_ENV_SIZE 0x3000
100#define CONFIG_ENV_SECT_SIZE 0x1000
101#define CONFIG_ENV_SPI_MAX_HZ 30000000
102#define CONFIG_BOOTCOMMAND "sf probe 0; " \
103 "sf read 0x22000000 0x100000 0x300000; " \
104 "bootm 0x22000000"
Bo Shen961ffc72012-12-06 21:37:04 +0000105#elif defined(CONFIG_SYS_USE_DATAFLASH)
106/* bootstrap + u-boot + env + linux in data flash */
Bo Shen961ffc72012-12-06 21:37:04 +0000107#define CONFIG_ENV_OFFSET 0x4200
108#define CONFIG_ENV_SIZE 0x4200
109#define CONFIG_ENV_SECT_SIZE 0x210
110#define CONFIG_ENV_SPI_MAX_HZ 30000000
111#define CONFIG_BOOTCOMMAND "sf probe 0; " \
112 "sf read 0x22000000 0x84000 0x294000; " \
113 "bootm 0x22000000"
Wenyou Yang55415432017-09-14 11:07:44 +0800114#else /* CONFIG_SD_BOOT */
Wu, Joshb7e31292012-11-02 00:17:27 +0000115/* bootstrap + u-boot + env + linux in mmc */
Wu, Josh26961772015-01-20 10:33:33 +0800116#define CONFIG_ENV_SIZE 0x4000
Bo Shenf7fa2f32012-07-05 17:21:46 +0000117#endif
118
Bo Shenf7fa2f32012-07-05 17:21:46 +0000119/*
120 * Size of malloc() pool
121 */
122#define CONFIG_SYS_MALLOC_LEN (512 * 1024 + 0x1000)
123
Bo Shend85e8912015-03-27 14:23:35 +0800124/* SPL */
Bo Shend85e8912015-03-27 14:23:35 +0800125#define CONFIG_SPL_TEXT_BASE 0x300000
126#define CONFIG_SPL_MAX_SIZE 0x6000
127#define CONFIG_SPL_STACK 0x308000
128
129#define CONFIG_SPL_BSS_START_ADDR 0x20000000
130#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
131#define CONFIG_SYS_SPL_MALLOC_START 0x20080000
132#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
133
Bo Shend85e8912015-03-27 14:23:35 +0800134#define CONFIG_SYS_MONITOR_LEN (512 << 10)
135
136#define CONFIG_SYS_MASTER_CLOCK 132096000
137#define CONFIG_SYS_AT91_PLLA 0x20c73f03
138#define CONFIG_SYS_MCKR 0x1301
139#define CONFIG_SYS_MCKR_CSS 0x1302
140
Wenyou Yang55415432017-09-14 11:07:44 +0800141#ifdef CONFIG_SD_BOOT
Bo Shend85e8912015-03-27 14:23:35 +0800142#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
143#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shend85e8912015-03-27 14:23:35 +0800144
Wenyou Yang55415432017-09-14 11:07:44 +0800145#elif CONFIG_SPI_BOOT
Wenyou Yang55415432017-09-14 11:07:44 +0800146#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8400
147
148#elif CONFIG_NAND_BOOT
Bo Shend85e8912015-03-27 14:23:35 +0800149#define CONFIG_SPL_NAND_DRIVERS
150#define CONFIG_SPL_NAND_BASE
Wenyou Yang55415432017-09-14 11:07:44 +0800151#endif
Bo Shend85e8912015-03-27 14:23:35 +0800152#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
153#define CONFIG_SYS_NAND_5_ADDR_CYCLE
154#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
155#define CONFIG_SYS_NAND_PAGE_COUNT 64
156#define CONFIG_SYS_NAND_OOBSIZE 64
157#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
158#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0x0
159#define CONFIG_SPL_GENERATE_ATMEL_PMECC_HEADER
160
Bo Shenf7fa2f32012-07-05 17:21:46 +0000161#endif