wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 4 | * Marius Groeger <mgroeger@sysgo.de> |
| 5 | * |
| 6 | * (C) Copyright 2002 |
| 7 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 8 | * Alex Zuepke <azu@sysgo.de> |
| 9 | * |
| 10 | * See file CREDITS for list of people who contributed to this |
| 11 | * project. |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or |
| 14 | * modify it under the terms of the GNU General Public License as |
| 15 | * published by the Free Software Foundation; either version 2 of |
| 16 | * the License, or (at your option) any later version. |
| 17 | * |
| 18 | * This program is distributed in the hope that it will be useful, |
| 19 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 21 | * GNU General Public License for more details. |
| 22 | * |
| 23 | * You should have received a copy of the GNU General Public License |
| 24 | * along with this program; if not, write to the Free Software |
| 25 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 26 | * MA 02111-1307 USA |
| 27 | */ |
| 28 | |
| 29 | /* |
| 30 | * CPU specific code |
| 31 | */ |
| 32 | |
| 33 | #include <common.h> |
| 34 | #include <command.h> |
wdenk | 85ec0bc | 2003-03-31 16:34:49 +0000 | [diff] [blame] | 35 | #include <asm/io.h> |
wdenk | b783eda | 2003-06-25 22:26:29 +0000 | [diff] [blame] | 36 | #include <asm/arch/hardware.h> |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 37 | |
wdenk | 2cbe571 | 2004-10-10 17:05:18 +0000 | [diff] [blame] | 38 | #if !defined(CONFIG_DBGU) && !defined(CONFIG_USART0) && !defined(CONFIG_USART1) |
| 39 | #error must define one of CONFIG_DBGU or CONFIG_USART0 or CONFIG_USART1 |
wdenk | 4734cb7 | 2004-09-21 23:33:32 +0000 | [diff] [blame] | 40 | #endif |
| 41 | |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 42 | /* read co-processor 15, register #1 (control register) */ |
| 43 | static unsigned long read_p15_c1(void) |
| 44 | { |
| 45 | unsigned long value; |
| 46 | |
| 47 | __asm__ __volatile__( |
| 48 | "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n" |
| 49 | : "=r" (value) |
| 50 | : |
| 51 | : "memory"); |
| 52 | /*printf("p15/c1 is = %08lx\n", value); */ |
| 53 | return value; |
| 54 | } |
| 55 | |
| 56 | /* write to co-processor 15, register #1 (control register) */ |
| 57 | static void write_p15_c1(unsigned long value) |
| 58 | { |
| 59 | /*printf("write %08lx to p15/c1\n", value); */ |
| 60 | __asm__ __volatile__( |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 61 | "mcr p15, 0, %0, c1, c0, 0 @ write it back\n" |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 62 | : "=r" (value) |
| 63 | : |
| 64 | : "memory"); |
| 65 | |
| 66 | read_p15_c1(); |
| 67 | } |
| 68 | |
| 69 | static void cp_delay(void) |
| 70 | { |
| 71 | volatile int i; |
| 72 | |
| 73 | /* copro seems to need some delay between reading and writing */ |
| 74 | for (i=0; i<100; i++); |
| 75 | } |
| 76 | /* See also ARM Ref. Man. */ |
| 77 | #define C1_MMU (1<<0) /* mmu off/on */ |
| 78 | #define C1_ALIGN (1<<1) /* alignment faults off/on */ |
| 79 | #define C1_IDC (1<<2) /* icache and/or dcache off/on */ |
| 80 | #define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */ |
| 81 | #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */ |
| 82 | #define C1_SYS_PROT (1<<8) /* system protection */ |
| 83 | #define C1_ROM_PROT (1<<9) /* ROM protection */ |
| 84 | #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */ |
| 85 | |
| 86 | int cpu_init(void) |
| 87 | { |
wdenk | a8c7c70 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 88 | /* |
| 89 | * setup up stacks if necessary |
| 90 | */ |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 91 | #ifdef CONFIG_USE_IRQ |
wdenk | a8c7c70 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 92 | DECLARE_GLOBAL_DATA_PTR; |
| 93 | |
wdenk | f6e20fc | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 94 | IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4; |
wdenk | a8c7c70 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 95 | FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ; |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 96 | #endif |
wdenk | a8c7c70 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 97 | return 0; |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 98 | } |
| 99 | |
| 100 | int cleanup_before_linux(void) |
| 101 | { |
| 102 | /* |
| 103 | * this function is called just before we call linux |
| 104 | * it prepares the processor for linux |
| 105 | * |
| 106 | * we turn off caches etc ... |
| 107 | * and we set the CPU-speed to 73 MHz - see start.S for details |
| 108 | */ |
| 109 | |
| 110 | disable_interrupts(); |
| 111 | return 0; |
| 112 | } |
| 113 | |
| 114 | int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]) |
| 115 | { |
| 116 | |
| 117 | #ifdef CFG_SOFT_RESET |
| 118 | extern void reset_cpu(ulong addr); |
| 119 | |
| 120 | disable_interrupts(); |
| 121 | reset_cpu(0); |
| 122 | #else |
wdenk | 4734cb7 | 2004-09-21 23:33:32 +0000 | [diff] [blame] | 123 | #ifdef CONFIG_DBGU |
wdenk | cf33678 | 2004-10-10 20:23:57 +0000 | [diff] [blame] | 124 | AT91PS_USART us = (AT91PS_USART) AT91C_BASE_DBGU; |
wdenk | 4734cb7 | 2004-09-21 23:33:32 +0000 | [diff] [blame] | 125 | #endif |
wdenk | 2cbe571 | 2004-10-10 17:05:18 +0000 | [diff] [blame] | 126 | #ifdef CONFIG_USART0 |
| 127 | AT91PS_USART us = AT91C_BASE_US0; |
| 128 | #endif |
wdenk | 4734cb7 | 2004-09-21 23:33:32 +0000 | [diff] [blame] | 129 | #ifdef CONFIG_USART1 |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 130 | AT91PS_USART us = AT91C_BASE_US1; |
wdenk | 4734cb7 | 2004-09-21 23:33:32 +0000 | [diff] [blame] | 131 | #endif |
wdenk | dc7c9a1 | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 132 | AT91PS_PIO pio = AT91C_BASE_PIOA; |
| 133 | |
| 134 | /*shutdown the console to avoid strange chars during reset */ |
| 135 | us->US_CR = (AT91C_US_RSTRX | AT91C_US_RSTTX); |
| 136 | |
| 137 | /* Clear PA19 to trigger the hard reset */ |
| 138 | pio->PIO_CODR = 0x00080000; |
| 139 | pio->PIO_OER = 0x00080000; |
| 140 | pio->PIO_PER = 0x00080000; |
| 141 | /* Never reached */ |
| 142 | #endif |
| 143 | return 0; |
| 144 | } |
| 145 | |
| 146 | void icache_enable(void) |
| 147 | { |
| 148 | ulong reg; |
| 149 | reg = read_p15_c1(); |
| 150 | cp_delay(); |
| 151 | write_p15_c1(reg | C1_IDC); |
| 152 | } |
| 153 | |
| 154 | void icache_disable(void) |
| 155 | { |
| 156 | ulong reg; |
| 157 | reg = read_p15_c1(); |
| 158 | cp_delay(); |
| 159 | write_p15_c1(reg & ~C1_IDC); |
| 160 | } |
| 161 | |
| 162 | int icache_status(void) |
| 163 | { |
| 164 | return (read_p15_c1() & C1_IDC) != 0; |
| 165 | return 0; |
| 166 | } |
| 167 | |
| 168 | void dcache_enable(void) |
| 169 | { |
| 170 | ulong reg; |
| 171 | reg = read_p15_c1(); |
| 172 | cp_delay(); |
| 173 | write_p15_c1(reg | C1_IDC); |
| 174 | } |
| 175 | |
| 176 | void dcache_disable(void) |
| 177 | { |
| 178 | ulong reg; |
| 179 | reg = read_p15_c1(); |
| 180 | cp_delay(); |
| 181 | write_p15_c1(reg & ~C1_IDC); |
| 182 | } |
| 183 | |
| 184 | int dcache_status(void) |
| 185 | { |
| 186 | return (read_p15_c1() & C1_IDC) != 0; |
| 187 | return 0; |
| 188 | } |